all | frequencies |
|
|
|
exhibits | applications |
---|---|---|---|---|---|---|
manuals |
app s | submitted / available | |||||||
---|---|---|---|---|---|---|---|---|
1 |
|
Antenna Datasheet | Users Manual | 287.55 KiB | ||||
1 |
|
Datasheet | Users Manual | 1.68 MiB | ||||
1 |
|
User Datasheet | Users Manual | 495.57 KiB | ||||
1 | Parts List/Tune Up Info | |||||||
1 | Block Diagram | |||||||
1 | Attestation Statements | |||||||
1 | External Photos | |||||||
1 | ID Label/Location Info | |||||||
1 | Internal Photos | |||||||
1 | RF Exposure Info | |||||||
1 | Cover Letter(s) | |||||||
1 | Operational Description | |||||||
1 | Test Report | |||||||
1 | Schematics | |||||||
1 | Test Setup Photos |
1 | Antenna Datasheet | Users Manual | 287.55 KiB |
Titanis 2.4 GHz Swivel SMA Antenna Part No. 2010B4844-01 / 2010B6090-01 Product Specification 1 Features Designed for 2.4 GHz applications: Bluetooth, Wi-Fi (802.11b/g), ZigBee , etc. Antenna with a SMA male connector Also available as SMA reverse thread to meet FCC regulations, part 15 High efficiency Supplied in bulk 2 Description Titanis is intended for use with all 2.4 GHz applications. The antenna is fitted with a SMA male connector and a blade made of flexible material that can be rotated 360 degree. No external matching network required. 3 Applications Development tools Test equipment Access points, routers, etc Printers Integrated Antenna Solutions Product Specification AE030054-E 1 Titanis 2.4 GHz Swivel SMA Antenna Part No. 2010B4844-01 / 2010B6090-01 4 Part number Titanis Standard SMA - male: 2010B4844-01 Titanis Reverse thread SMA - male: 2010B6090-01 150 5 General data Product name Part Number Frequency Polarization Operating temperature Impedance Weight Antenna type Dimensions Titanis 2.4 GHz 2010B4844-01 (Standard SMA male) 2010B6090-01 (Reverse thread SMA male) 2.4 2.5 GHz Linear
-40 C to +85 C 50 7.1 g Swivel external 20 x 19.5 x 62.5 [mm]
6 Electrical characteristics Peak gain Average gain Average efficiency Maximum Return Loss Maximum VSWR Typical performance Conditions 2.2 dBi
-1.0 dBi 80%
-13 dB 1.6:1 Data given for the 2.4 2.5 GHz frequency range Integrated Antenna Solutions Product Specification AE030054-E 2 Titanis 2.4 GHz Swivel SMA Antenna Part No. 2010B4844-01 / 2010B6090-01 7 Electrical performance 7-1 Return Loss
[dB]
0
-10
-20
-30
-40 2200 7-2 VSWR 5 2300 2400 2500 2600 mtool5
[MHz]
2700 mtool5 4 3 2 1 2200 2300 2400 2500 2600
[MHz]
2700 Integrated Antenna Solutions Product Specification AE030054-E 3 7-3 Antenna patterns Titanis 2.4 GHz Swivel SMA Antenna Part No. 2010B4844-01 / 2010B6090-01 Z dBi 5
-15
-35 Y X XY plane ZY plane XZ plane Patterns show combined polarisations Integrated Antenna Solutions Product Specification AE030054-E 4 Titanis 2.4 GHz Swivel SMA Antenna Part No. 2010B4844-01 / 2010B6090-01 8 Antenna dimensions A B H2 H1 H3 Height Height Height W1 Width W2 Width 7 0.2 12.5 0.5 62.5 0.5 48.3 0.5 9.5 0.5 20 0.3 19.5 0.3 Dimensions in mm Hazardous material regulation conformance 9 The antenna has been tested to conform to RoHS requirements. A certificate of conformance is available from Antenovas website. Integrated Antenna Solutions Product Specification AE030054-E 5 Titanis 2.4 GHz Swivel SMA Antenna Part No. 2010B4844-01 / 2010B6090-01 10 Packaging 10-1 Optimal storage conditions Temperature Humidity Shelf Life Storage place
-10C to 40C Less than 75% RH 48 Months Away from corrosive gas and direct sunlight 10-2 Packaging information The antennas are delivered in bulk, enclosed in plastic bags. 10-3 Bag label information Dimensions in mm Integrated Antenna Solutions Product Specification AE030054-E 6 Titanis 2.4 GHz Swivel SMA Antenna Part No. 2010B4844-01 / 2010B6090-01 www.antenova.com Corporate Headquarters Antenova Ltd. Far Field House Albert Road Stow-cum-Quy Cambridge CB25 9AR Tel:
Fax:
Email: info@antenova.com
+44 1223810600
+44 1223 810650 North America Headquarters Antenova Ltd. Rogers Business Park 2541 Technology Drive Suite 403 Elgin, IL 60124 Tel: +1 (847) 551 9710 Fax +1 (847) 551 9719 Email: info@antenova.com Asia Headquarters Antenova Asia Ltd. 4F, No. 324, Sec. 1, Nei-Hu Road Nei-Hu District Taipei 11493 Taiwan, ROC
+886 (0) 2 8797 8630 Tel:
Fax:
+886 (0) 2 8797 6890 Email: info@antenova.com Copyright 2007 Antenova Ltd. All Rights Reserved. Antenova and RADIONOVA are trademarks of Antenova Ltd. Any other names and/or trademarks belong to their respective companies. The materials provided herein are believed to be reliable and correct at the time of print. Antenova does not warrant the accuracy or completeness of the information, text, graphics or other items contained within these information. Antenova further assumes no responsibility for the use of this information, and all such information shall be entirely at the users risk. Integrated Antenna Solutions Product Specification AE030054-E 7
1 | Datasheet | Users Manual | 1.68 MiB |
Data Sheet: JN5142 IEEE802.15.4 Wireless Microcontroller Overview is an ultra The JN5142 low power, high performance wireless microcontroller suitable for Remote Control, IEEE802.15.4 and Active RFID applications. There is also a ROM variant that supports JenNet-IP Smart Devices. The JN5142 features an enhanced 32-bit RISC processor offering high coding efficiency through variable width instructions, a multi-stage instruction pipeline and low power operation with programmable clock speeds. It also includes a 2.4GHz IEEE802.15.4 compliant transceiver, 128KB of ROM, 32KB of RAM, and a comprehensive mix of analogue and digital peripherals. The operating current is below 18mA, allowing operation direct from a coin cell. The peripherals support a wide range of applications. They include a 2-wire serial interface, which operates as either master or slave, a two channel ADC with battery and temperature sensors. A large switch matrix of up to 81 elements can be supported for remote control applications. The best in class radio current and a 0.5A sleep timer give excellent battery life. Block Diagram Features: Transceiver 2.4GHz IEEE802.15.4 compliant 128-bit AES security processor MAC accelerator with packet formatting, CRCs, address check, auto-acks, timers Integrated ultra low power sleep oscillator 0.5A 2.0V to 3.6V battery operation Deep sleep current 0.12A
(Wake-up from IO) 0.5A sleep with timer (1.5uA with RAM held)
<$0.50 external component cost Rx current 16.5mA Tx current 14.8mA Receiver sensitivity -95dBm Transmit power 2.5dBm Features: Microcontroller 32-bit RISC CPU, 1 to 32MHz clock speed Low power operation Variable instruction width for high coding efficiency Multi-stage instruction pipeline 128KB ROM and 32KB RAM for bootloaded program code RF4CE or JenNet-IP software in ROM Master/Slave I2C interface. 3xPWM and Application timer/counter UART SPI port with 3 selects Supply Voltage Monitor with 8 programmable thresholds 2- to 4-input 8-bit ADC, comparator Battery and temperature sensors Benefits Applications Single chip optimized for Robust and secure low power simple applications Very low current solution for long battery life over 10 yrs wireless applications using RF4CE Remote Control RF4CE in ROM Toys and gaming peripherals Variant for JenNet-IP Smart Active RFID tags Devices Point-to-point or star networks Highly featured 32-bit RISC using IEEE802.15.4 CPU for high performance and low power System BOM is low in component count and cost Flexible sensor interfacing options Energy harvesting, for example self powered light switch Watchdog timer and Power-on-
Reset (with brown-out) circuit Smart Lighting Networks Up to 18 DIO Building Automation Industrial temp -40C to +125C 6x6mm 40-lead Punched QFN Lead-free and RoHS compliant NXP Laboratories UK 2012 JN-DS-JN5142 1v0 1 32-bitRISC CPUTimerUART4-Chan 8-bitADCBattery and,Temp Sensors2-Wire Serial(Master)SPI128-bit AESEncryptionAccelerator2.4GHzRadio2.4GHzRadioROM128KBPowerManagementXTALO-QPSKModem29-byteOTP eFuse2-Wire Serial(Slave)Sleep CounterWatchdogTimerWatchdogTimerVoltage SupplyMonitorRAM32KBIEEE802.15.4MACAccelerator Contents 1 Introduction 1.1 Wireless Transceiver 1.2 RISC CPU and Memory 1.3 Peripherals 1.4 Block Diagram 2 Pin Configurations 2.1 Pin Assignment 2.2 Pin Descriptions 2.2.1 Power Supplies 2.2.2 Reset 2.2.3 32MHz Oscillator 2.2.4 Radio 2.2.5 Analogue Peripherals 2.2.6 Digital Input/Output 3 CPU 4 Memory Organisation 4.1 ROM 4.2 RAM 4.3 OTP eFuse Memory 4.4 External Memory 4.4.1 External Memory Encryption 4.5 Peripherals 4.6 Unused Memory Addresses 5 System Clocks 5.1 16MHz System Clock 5.1.1 32MHz Oscillator 5.1.2 High-Speed RC Oscillator 5.2 32kHz System Clock 5.2.1 32kHz RC Oscillator 5.2.2 32kHz Crystal Oscillator 5.2.3 32kHz External Clock 6 Reset 6.1 Internal Brown-out Reset 6.2 External Reset 6.3 Software Reset 6.4 Supply Voltage Monitor (SVM) 6.5 Watchdog Timer 7 Interrupt System 7.1 System Calls 7.2 Processor Exceptions 7.2.1 Bus Error 7.2.2 Alignment 7.2.3 Illegal Instruction 7.2.4 Stack Overflow 7.3 Hardware Interrupts 6 6 6 7 8 9 10 12 12 12 12 12 13 13 15 16 16 17 17 17 18 18 18 19 19 19 20 20 20 20 21 22 22 23 23 23 24 25 25 25 25 25 25 25 26 2 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 8 Wireless Transceiver 8.1 Radio 8.1.1 Radio External Components 8.1.2 Antenna Diversity 8.2 Modem 8.3 Baseband Processor 8.3.1 Transmit 8.3.2 Reception 8.3.3 Auto Acknowledge 8.3.4 Beacon Generation 8.3.5 Security 8.4 Security Coprocessor 9 Digital Input/Output 10 Serial Peripheral Interface 11 Timers 11.1 Peripheral Timer/Counters 11.1.1 Pulse Width Modulation Mode 11.1.2 Capture Mode 11.1.3 Counter/Timer Mode 11.1.4 Delta-Sigma Mode 11.1.5 Example Timer/Counter Application 11.2 Tick Timer 11.3 Wakeup Timers 11.3.1 RC Oscillator Calibration 12 Pulse Counters 13 Serial Communications 13.1 Interrupts 13.2 UART Application 14 JTAG Debug Interface 15 Two-Wire Serial Interface (I2C) 15.1 Connecting Devices 15.2 Clock Stretching 15.3 Master Two-wire Serial Interface 15.4 Slave Two-wire Serial Interface 16 Random Number Generator 17 Analogue Peripherals 17.1 Analogue to Digital Converter 17.1.1 Operation 17.1.2 Supply Monitor 17.1.3 Temperature Sensor 17.2 Comparator 18 Power Management and Sleep Modes 18.1 Operating Modes 18.1.1 Power Domains 27 27 28 28 30 31 31 31 32 32 32 32 33 35 38 38 39 39 40 40 41 41 42 43 44 45 46 46 48 49 49 50 50 52 53 54 54 55 56 56 56 57 57 57 NXP Laboratories UK 2012 JN-DS-JN5142 1v0 3 18.2 Active Processing Mode 18.2.1 CPU Doze 18.3 Sleep Mode 18.3.1 Wakeup Timer Event 18.3.2 DIO Event 18.3.3 Comparator Event 18.3.4 Pulse Counter 18.4 Deep Sleep Mode 19 Electrical Characteristics 19.1 Maximum Ratings 19.2 DC Electrical Characteristics 19.2.1 Operating Conditions 19.2.2 DC Current Consumption 19.2.3 I/O Characteristics 19.3 AC Characteristics 19.3.1 Reset and Supply Voltage Monitor 19.3.2 SPI Master Timing 19.3.3 Two-wire Serial Interface 19.3.4 Wakeup and Boot Load Timings 19.3.5 Bandgap Reference 19.3.6 Analogue to Digital Converters 19.3.7 Comparator 19.3.8 32kHz RC Oscillator 19.3.9 32kHz Crystal Oscillator 19.3.10 32MHz Crystal Oscillator 19.3.11 High-Speed RC Oscillator 19.3.12 Temperature Sensor 19.3.13 Radio Transceiver Appendix A Mechanical and Ordering Information A.1 SOT618-1 HVQFN40 40-pin QFN Package Drawing A.2 Footprint information A.3 Ordering Information A.4 Device Package Marking A.5 Tape and Reel Information A.5.1 Tape Orientation and Dimensions A.5.2 Reel Information: 180mm Reel A.5.3 Reel Information: 330mm Reel A.5.4 Dry Pack Requirement for Moisture Sensitive Material Appendix B Development Support B.1 Crystal Oscillators B.1.1 Crystal Equivalent Circuit B.1.2 Crystal Load Capacitance B.1.3 Crystal ESR and Required Transconductance B.2 32MHz Oscillator B.3 32kHz Oscillator B.4 JN5142 Module Reference Designs B.4.1 Schematic Diagram B.4.2 PCB Design and Reflow Profile B.4.3 Moisture Sensitivity Level (MSL) 57 57 57 58 58 58 58 58 59 59 59 59 60 61 61 61 63 64 64 65 65 66 66 67 67 68 68 69 75 75 76 78 79 80 80 81 82 82 83 83 83 83 84 85 87 89 89 92 92 4 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Related Documents RoHS Compliance Status Information Disclaimers Version Control Contact Details 93 93 93 94 94 95 NXP Laboratories UK 2012 JN-DS-JN5142 1v0 5 1 Introduction The JN5142 is an IEEE802.15.4 wireless microcontroller that provides a fully integrated solution for applications using the IEEE802.15.4 standard in the 2.4 - 2.5GHz ISM frequency band [1], including RF4CE. A ROM variant provides support for JenNet-IP Smart Device applications such as lighting and building automation. Applications that transfer data wirelessly tend to be more complex than wired ones. Wireless protocols make stringent demands on frequencies, data formats, timing of data transfers, security and other issues. Application development must consider the requirements of the wireless network in addition to the product functionality and user interfaces. To minimise this complexity, NXP provides a series of software libraries and interfaces that control the transceiver and peripherals of the JN5142. These libraries and interfaces remove the need for the developer to understand wireless protocols and greatly simplifies the programming complexities of power modes, interrupts and hardware functionality. In view of the above, it is not necessary to provide the register details of the JN5142 in the datasheet. The device includes a Wireless Transceiver, RISC CPU, on chip memory and an extensive range of peripherals. 1.1 Wireless Transceiver The Wireless Transceiver comprises a 2.45GHz radio, a modem, a baseband controller and a security coprocessor. In addition, the radio also provides an output to control transmit-receive switching of external devices such as power amplifiers allowing applications that require increased transmit power to be realised very easily. Appendix B.4, describes a complete reference design including Printed Circuit Board (PCB) design and Bill Of Materials (BOM). The security coprocessor provides hardware-based 128-bit AES-CCM* modes as specified by the IEEE802.15.4 2006 standard. Specifically this includes encryption and authentication covered by the MIC 32/-64/-128, ENC and ENC-MIC 32/-64/-128 modes of operation. The transceiver elements (radio, modem and baseband) work together to provide IEEE802.15.4 (2006) MAC and PHY functionality under the control of a protocol stack. Applications incorporating IEEE802.15.4 functionality can be developed rapidly by combining user-developed application software with a protocol stack library. 1.2 RISC CPU and Memory A 32-bit RISC CPU allows software to be run on-chip, its processing power being shared between the IEEE802.15.4 MAC protocol, other higher layer protocols and the user application. The JN5142 has a unified memory architecture, code memory, data memory, peripheral devices and I/O ports are organised within the same linear address space. The device contains 128kbytes of ROM, 32kbytes of RAM and a 29-byte One Time Programmable (OTP) eFuse memory. 6 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 1.3 Peripherals The following peripherals are available on chip:
Master SPI port with three select outputs UART with support for hardware or software flow control One programmable Timer/Counter which supports Pulse Width Modulation (PWM) and capture/compare, plus three PWM timers which support PWM and Timer modes only. Two programmable Sleep Timers and a Tick Timer Two-wire serial interface (compatible with SMbus and I2C) supporting master and slave operation Eighteen digital I/O lines (multiplexed with peripherals such as timers and UARTs) 8-bit, Analogue to Digital converter with up to four input channels Programmable analogue comparator Internal temperature sensor and battery monitor Two low power pulse counters Random number generator Watchdog Timer and Supply Voltage Monitor JTAG hardware debug port User applications access the peripherals using the Integrated Peripherals API. This allows applications to use a tested and easily understood view of the peripherals allowing rapid system development. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 7 1.4 Block Diagram Figure 1: JN5142 Block Diagram 8 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 WirelessTransceiver32-bit RISC CPUSPIMasterMUXUART0Security ProcessorDigital BasebandRadioProgrammableInterruptControllerTimer02-wireInterfaceSPICLKSPIMOSISPIMISOSPISEL0From PeripheralsRF_INVCOTUNETick TimerVoltageRegulators1.8VVDD1VDD2IBAISVB_XXSPISEL1SPISEL2TXD0RXD0RTS0CTS0TIM0CK_GTTIM0CAPTIM0OUTSIF_DSIF_CLKPulseCountersPC0PC1JTAGDebugJTAG_TDIJTAG_TMSJTAG_TCKJTAG_TDORAM32KBROM128KBOTPeFuseAntennaDiversityADOADECPU and 16MHzSystem Clock32kHz ClockGeneratorXTAL_INXTAL_OUTClockDivider/MultiplierHigh-speedRC OscWatchdogTimerVoltage SupplyMonitorResetWakeupTimer1Wakeup Timer0RESETN32kHz ClockSelect32KINComparator1COMP1P*COMP1M*ADCMUXADC4*ADC1VREF/ADC2ADC3*TemperatureSensorSupply Monitor32kHzRCOsc32kHzClockGen32KXTALIN32KXTALOUTPWMs*Multiplexed with DIO pinsPWM1PWM3PWM2DIO6/TXD0/JTAG_TDO/PWM2DIO7/RXD0/JTAG_TDI/PWM3DIO4/CTS0/JTAG_TCK/TIM0OUTDIO5/RTS0/JTAG_TMS/PWM1/PC1DIO17/COMP1M/SIF_DDIO10/TIM0OUT/32KXTALOUTDIO0/SPISEL1/ADC3DIO3/RFTX/TIM0CAPDIO2/RFRX/TIM0CK_GTDIO1/SPISEL2/PC0/ADC4DIO9/TIM0CAP/32KXTALINDIO8/TIM0CK_GT/PC1DIO13/PWM3/ADE/RTS0/JTAG_TMSDIO11/PWM1DIO12/PWM2/ADO/CTS0/JTAG_TCKDIO14/SIF_CLK/TXD0/JTAG_TD0/SPISEL1DIO15/SIF_D/RXD0/JTAG_TDI/SPISEL2DIO16/COMP1P/SIF_CLK 2 Pin Configurations Figure 2: 40-pin QFN Configuration (top view) Note: Please refer to Appendix B.4 JN5142 Module Reference Design for important applications information regarding the connection of the PADDLE to the PCB. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 9 140393837363534333231VSSA23456789103029282726252423222120191817161514131211DIO16/COMP1P/SIF_CLK DIO17/COMP1M/SIF_D RESETN XTAL_OUTXTAL_IN VB_SYNTH VCOTUNE VB_VCOVDD1IBIAS VREF/ADC2VB_RF2 RF_INVB_RF1ADC1DIO0/SPISEL1/ADC3 DIO1/SPISEL2/PC0/ADC4DIO2/RFRX/TIM0CK_GTDIO3/RFTX/TIM0CAPSPICLK VSS1 SPIMISO SPIMOSI SPISELO VB_RAM DIO4/CTS0*/TIM0OUT DIO5/RTS0*/PWM1/PC1 DIO6/TXD0*/PWM2 DIO7/RXD0*/PWM3 VDD2 DIO15/SIF_D/RXD0*/SPISEL2 VSS2 DIO14/SIF_CLK/TXD0*/SPISEL1 DIO13/ADE/PWM3/RTS0* DIO12/ADO/PWM2/CTS0* VB_DIG DIO11/PWM1 DIO10/TIM0OUT/32KXTALOUT DIO9/TIM0CAP/32KXTALIN/32KIN DIO8/TIM0CK_GT/PC1 *Note: JTAG occupies UART0 pins in either position 2.1 Pin Assignment Pin No 6, 8, 12, 14, 25, 35 Power supplies Signal Type Description VB_SYNTH, VB_VCO, VB_RF2, VB_RF1, VB_RAM, VB_DIG 1.8V Regulated supply voltage 9, 30 VDD1, VDD2 21, 39, Paddle VSS1, VSS2, VSSA General Radio RESETN XTAL_OUT, XTAL_IN VCOTUNE IBIAS RF_IN 3.3V 0V Supplies: VDD1 for analogue, VDD2 for digital Grounds (see appendix A.2 for paddle details) CMOS Reset input 1.8V System crystal oscillator 1.8V 1.8V 1.8V VCO tuning RC network Bias current control RF antenna Analogue Peripheral I/O 15, 16, 17 ADC1, ADC3, ADC4 11 1, 2 VREF/ADC2 COMP1P, COMP1M 3.3V 1.8V ADC inputs Analogue peripheral reference voltage or ADC input 2 3.3V Comparator 1 inputs Digital Peripheral I/O Alternate Functions Primary SPICLK SPIMISO SPIMOSI SPISEL0 DIO0 SPISEL1 ADC3 DIO1 SPISEL2 ADC4 PC0 DIO2 TIM0CK_GT RFRX DIO3 TIM0CAP RFTX DIO4 CTS0 JTAG_TCK TIM0OUT CMOS SPI Clock Output CMOS SPI Master In Slave Out Input CMOS SPI Master Out Slave In Output CMOS SPI Slave Select Output 0 CMOS DIO0, SPI Slave Select Output 1 or ADC input 3 CMOS DIO1, SPI Slave Select Output 2, ADC input 4 or Pulse Counter 0 Input CMOS DIO2, Timer0 Clock/Gate Input or Radio Receive Control Output CMOS DIO3, Timer0 Capture Input or Radio Transmit Control Output CMOS DIO4, UART 0 Clear To Send Input, JTAG CLK or Timer0 PWM Output DIO5 RTS0 JTAG_TMS PWM1 PC1 CMOS DIO5, UART 0 Request To Send DIO6 TXD0 JTAG_TDO PWM2 DIO7 RXD0 JTAG_TDI PWM3 DIO8 TIM0CK_GT PC1 DIO9 TIM0CAP 32KXTALIN Output, JTAG Mode Select, PWM1 Output or Pulse Counter 1 Input CMOS DIO6, UART 0 Transmit Data Output, JTAG Data Output or PWM2 Output CMOS DIO7, UART 0 Receive Data Input, JTAG Data Input or PWM 3 Output CMOS DIO8, Timer0 Clock/Gate Input or Pulse Counter1 Input CMOS DIO9, Timer0 Capture Input or 32K External Crystal Input 3 4,5 7 10 13 20 22 23 24 16 17 18 19 26 27 28 29 31 32 10 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 33 34 36 37 Digital Peripheral I/O Primary Alternate Functions DIO10 TIM0OUT 32KXTALOUT DIO11 DIO12 PWM1 PWM2 CTS0 JTAG_TCK ADO CMOS DIO13 PWM3 RTS0 JTAG_TMS ADE CMOS CMOS DIO10, Timer0 PWM Output or 32K External Crystal Output CMOS DIO11 or PWM1 Output DIO12, PWM2 Output, UART 0 Clear To Send Input, JTAG CLK or Antenna Diversity Odd DIO13, PWM3 Output, UART 0 Request To Send Output, JTAG Mode Select or Antenna Diversity Even DIO14, Serial Interface Clock, UART 0 Transmit Data Output, JTAG Data Output or SPI Slave Select Output 1 DIO15, Serial Interface Data, UART 0 Receive Data Input, JTAG Data Input or SPI Slave Select Output 2 DIO16, Comparator Positive Input or Serial Interface clock DIO17, Comparator Negative Input or Serial Interface Data 38 DIO14 SIF_CLK TXD0 JTAG_TDO SPISEL1 CMOS 40 DIO15 SIF_D RXD0 JTAG_TDI SPISEL2 CMOS DIO16 COMP1P SIF_CLK DIO17 COMP1M SIF_D CMOS CMOS 1 2 The PCB schematic and layout rules detailed in Appendix B.4 must be followed. Failure to do so will likely result in the JN5142 failing to meet the performance specification detailed herein and worst case may result in device not functioning in the end application. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 11 2.2 Pin Descriptions 2.2.1 Power Supplies The device is powered from the VDD1 and VDD2 pins, each being decoupled with a 100nF ceramic capacitor. VDD1 is the power supply to the analogue circuitry; it should be decoupled to ground. VDD2 is the power supply for the digital circuitry; and should also be decoupled to ground. In addition, a common 10F tantalum capacitor is required for low frequencies. Decoupling pins for the internal 1.8V regulators are provided which each require a 100nF capacitor located as close to the device as practical. VB_SYNTH, VB_RAM and VB_DIG require only a 100nF capacitor. VB_RF and VB_RF2 should be connected together as close to the device as practical, and require one 100nF capacitor and one 47pF capacitor. The pin VB_VCO requires a 10nF capacitor. Refer to B.4.1 for schematic diagram. VSSA, VSS1, VSS2 are the ground pins. Users are strongly discouraged from connecting their own circuits to the 1.8v regulated supply pins, as the regulators have been optimised to supply only enough current for the internal circuits. 2.2.2 Reset RESETN is an active low reset input pin that is connected to a 300k internal pull-up resistor. It may be pulled low by an external circuit. Refer to Section 6.2 for more details. 2.2.3 32MHz Oscillator A crystal is connected between XTALIN and XTALOUT to form the reference oscillator, which drives the system clock. A capacitor to analogue ground is required on each of these pins. Refer to Section 5.1 for more details. The 32MHz reference frequency is divided down to 16MHz and this is used as the system clock throughout the device. 2.2.4 Radio The radio is a single ended design, requiring a capacitor and just two inductors to match to 50 microstrip line to the RF_IN pin. An external resistor (43k) is required between IBIAS and analogue ground to set various bias currents and references within the radio. 12 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 2.2.5 Analogue Peripherals The ADC requires a reference voltage to use as part of its operation. It can use either an internal reference voltage or an external reference connected to VREF. This voltage is referenced to analogue ground and the performance of the analogue peripherals is dependent on the quality of this reference. There are four ADC inputs and a pair of comparator inputs. ADC1 has a designated input pin but ADC2 uses the same pin as VREF, invalidating its use as an ADC pin when an external reference voltage is required. The remaining 2 ADC channels are shared with the digital I/Os DIO0 and DIO1 and connect to pins 16 and 17. When these two ADC channels are selected, the corresponding DIOs must be configured as Inputs with their pull-ups disabled. Similarly, the comparator shares pins 1 and 2 with DIO16 and DIO17, so when the comparator is selected these pins must be configured as Inputs with their pull-ups disabled. The analogue I/O pins on the JN5142 can have signals applied up to 0.3v higher than VDD1. A schematic view of the analogue I/O cell is shown in Figure 3. Figure 4 demonstrates a special case, where a digital I/O pin doubles as an input to analogue devices. This applies to ADC3, ADC4, COMP1P and COMP1M. In reset, sleep and deep sleep, the analogue peripherals are all off. In sleep, the comparator may optionally be used as a wakeup source. Unused ADC and comparator inputs should not be left unconnected, for example connected to analogue ground. Figure 3: Analogue I/O Cell 2.2.6 Digital Input/Output Most digital I/O pins on the JN5142 can have signals applied up to 2V higher than VDD2 (with the exception of DIOs 0, 1, 9, 10, 15, 16 and 17, which are 3V tolerant) are therefore TTL-compatible with VDD2 > 3V. For other DC properties of these pins see Section 19.2.3. When used in their primary function all Digital Input/Output pins are bi-directional and are connected to weak internal pull up resistors (40k nominal) that can be disabled. When used in their secondary function (selected when the appropriate peripheral block is enabled through software library calls) then their direction is fixed by the function. The pull up resistor is enabled or disabled independently of the function and direction; the default state from reset is enabled. A schematic view of the digital I/O cell is in Figure 4. The dotted lines through resistor RESD represent a path that exists only on DIO0, DIO1, DIO15, DIO16 and DIO17 which are also inputs to the ADC (ADC3, ADC4) and Comparator (COMP1P, COMP1M) respectively. To use these DIO pins for their analogue functions, the DIO must be set as an Input with its pull-up resistor, RPU, disabled. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 13 VDD1AnalogueI/O PinVSSAAnaloguePeripheral Figure 4: DIO Pin Equivalent Schematic In reset, the digital peripherals are all off and the DIO pins are set as high-impedance inputs. During sleep and deep sleep, the DIO pins retain both their input/output state and output level that was set as sleep commences. If the DIO pins were enabled as inputs and the interrupts were enabled then these pins may be used to wake up the JN5142 from sleep. 14 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 OVDD2VSSPuRPUOEDIO[x] PinRESDADC orCOMP1 InputIIERPROTVSS 3 CPU The CPU of the JN5142 is a 32-bit load and store RISC processor. It has been architected for three key requirements:
Low power consumption for battery powered applications High performance to implement a wireless protocol at the same time as complex applications Efficient coding of high-level languages such as C provided with the Software Developers Kit It features a linear 32-bit logical address space with unified memory architecture, accessing both code and data in the same address space. Registers for peripheral units, such as the timers, UART and the baseband processor are also mapped into this space. The CPU has access to a block of 15 32-bit General-Purpose (GP) registers together with a small number of special purpose registers which are used to store processor state and control interrupt handling. The contents of any GP register can be loaded from or stored to memory, while arithmetic and logical operations, shift and rotate operations, and signed and unsigned comparisons can be performed either between two registers and stored in a third, or between registers and a constant carried in the instruction. Operations between general or special-purpose registers execute in one cycle while those that access memory require a further cycle to allow the memory to respond. The instruction set manipulates 8, 16 and 32-bit data; this means that programs can use objects of these sizes very efficiently. Manipulation of 32-bit quantities is particularly useful for protocols and high-end applications allowing algorithms to be implemented in fewer instructions than on smaller word-size processors, and to execute in fewer clock cycles. In addition, the CPU supports hardware Multiply that can be used to efficiently implement algorithms needed by Digital Signal Processing applications. The instruction set is designed for the efficient implementation of high-level languages such as C. Access to fields in complex data structures is very efficient due to the provision of several addressing modes, together with the ability to be able to use any of the GP registers to contain the address of objects. Subroutine parameter passing is also made more efficient by using GP registers rather than pushing objects onto the stack. The recommended programming method for the JN5142 is by using C, which is supported by a software developer kit comprising a C compiler, linker and debugger. The CPU architecture also contains features that make the processor suitable for embedded, real-time applications. In some applications, it may be necessary to use a real-time operating system to allow multiple tasks to run on the processor. To provide protection for device-wide resources being altered by one task and affecting another, the processor can run in either supervisor or user mode, the former allowing access to all processor registers, while the latter only allows the GP registers to be manipulated. Supervisor mode is entered on reset or interrupt; tasks starting up would normally run in user mode in a RTOS environment. Embedded applications require efficient handling of external hardware events. Exception processing (including reset and interrupt handling) is enhanced by the inclusion of a number of special-purpose registers into which the PC and status register contents are copied as part of the operation of the exception hardware. This means that the essential registers for exception handling are stored in one cycle, rather than the slower method of pushing them onto the processor stack. The PC is also loaded with the vector address for the exception that occurred, allowing the handler to start executing in the next cycle. To improve power consumption a number of power-saving modes are implemented in the JN5142, described more fully in Section 18. One of these modes is the CPU doze mode; under software control, the processor can be shut down and on an interrupt it will wake up to service the request. Additionally, it is possible under software control, to set the speed of the CPU to 1, 2, 4, 8, 16 or 32MHz. This feature can be used to trade-off processing power against current consumption. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 15 4 Memory Organisation This section describes the different memories found within the JN5142. The device contains ROM, RAM, OTP eFuse memory, the wireless transceiver and peripherals all within the same linear address space. Figure 5: JN5142 Memory Map 4.1 ROM The ROM is 128k bytes in size, and can be accessed by the processor in a single CPU clock cycle. The ROM contents include bootloader to allow external Flash memory contents to be bootloaded into RAM at runtime, a default interrupt vector table, an interrupt manager, IEEE802.15.4 MAC and APIs for interfacing on-chip peripherals. The operation of the boot loader is described in detail in Application Note [9]. The interrupt manager routes interrupt calls to the applications soft interrupt vector table contained within RAM. Section 7 contains further information regarding the handling of interrupts. ROM contents are shown in Figure 6. Figure 6: Typical ROM Contents 16 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 0x000000000x00020000RAM(32KB)0xF00000000xFFFFFFFFUnpopulatedROM(128KB)0xF0008000RAMEcho0x04000000Peripherals0x02000000Interrupt VectorsInterrupt ManagerBoot LoaderIEEE802.15.4 Stack0x000000000x00020000APIsSpareNetwork Stack 4.2 RAM The JN5142 contains 32KBytes of high speed RAM. It can be used for both code and data storage and is accessed by the CPU in a single clock cycle. At reset, a boot loader controls the loading of segments of code and data from an external memory connected to the SPI port, into RAM. Software can control the power supply to the RAM allowing the contents to be maintained during a sleep period when other parts of the device are un-powered. Typical RAM contents are shown in Figure 7. Figure 7: Typical RAM Contents 4.3 OTP eFuse Memory The JN5142 contains a total of 29bytes of eFuse memory; this is a One Time Programmable (OTP) memory that can be used to support a 40-bit MAC ID (For a 64-bit MAC ID, the 24 bit company ID, OUI, can be stored in the external memory) and a 128-bit AES security key. A limited number of bits are available for customer use for storage of configuration information; configuration of these is made through use of software APIs. For further information on how to program and use the eFuse memory, please contact technical support via the on-
line tech-support system. Alternatively, NXP can provide an eFuse programming service for customers that wish to use the eFuse but do not wish to undertake this for themselves. For further details of this service, please contact your local NXP sales office. 4.4 External Memory An external memory with an SPI interface may be used to provide storage for program code and data for the device when external power is removed. The memory is connected to the SPI interface using select line SPISEL0; this select line is dedicated to the external memory interface and is not available for use with other external devices. See Figure 8 for connection details. Figure 8: Connecting External Serial Memory NXP Laboratories UK 2012 JN-DS-JN5142 1v0 17 MAC DataInterrupt Vector TableApplicationCPU Stack(GrowsDown)0x040000000x04008000MAC AddressJN5142 Serial Memory SPISEL0 SPIMISO SPIMOSI SPICLK SS SDO SDI CLK At reset, the contents of this memory are copied into RAM by the software boot loader. The Flash and EEPROM memory devices that are supported as standard through the JN5142 bootloader are given in Table 1. NXP recommends that where possible one of these devices should be selected. Manufacturer Part Number Size Micron
(Numonyx) Winbond M25P10A 1 Mbit M25P05A 512 kbit W25X20B W25X10B 25AA080 2 Mbit 1 Mbit 8 kbit 16 kbit 32 kbit Microchip 25AA160 25AA320 Type Flash Flash Flash Flash EEPROM EEPROM EEPROM Table 1: Supported Flash and EEPROM Memories Applications wishing to use an alternate Flash memory device should refer to Application Note [2]. This application note provides guidance on developing an interface to an alternate device. 4.4.1 External Memory Encryption The contents of the external serial memory may be encrypted. The AES security processor combined with a user programmable 128-bit encryption key is used to encrypt the contents of the external memory. The encryption key is stored in eFuse. When bootloading program code from external serial memory, the JN5142 automatically accesses the encryption key to execute the decryption process. User program code does not need to handle any of the decryption process; it is transparent. With encryption enabled, the time taken to boot code from external flash is increased. 4.5 Peripherals All peripherals have their registers mapped into the memory space. Access to these registers requires 3 clock cycles. Applications have access to the peripherals through the software libraries that present a high-level view of the peripherals functions through a series of dedicated software routines. These routines provide both a tested method for using the peripherals and allow bug-free application code to be developed more rapidly. For details, see
[5]. 4.6 Unused Memory Addresses Any attempt to access an unpopulated memory area will result in a bus error exception (interrupt) being generated. 18 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 5 System Clocks Two system clocks are used to provide timing references into the on-chip subsystems of the JN5142. A 16MHz clock, generated by a crystal-controlled 32MHz oscillator, is used by the transceiver, processor, memory and digital and analogue peripherals. A 32kHz clock is used by the sleep timer and is generated by one of two on-chip oscillators or can be supplied externally. 5.1 16MHz System Clock The 16MHz system clock is used by the digital and analogue peripherals and the transceiver. A scaled version
(1,2,4,8,16 or 32MHz) of this clock is also used by the processor and memories. For most operations it is necessary to source this clock from the 32MHz oscillator. Crystal oscillators are generally slow to start. Hence to provide a faster start-up following a sleep cycle a fast RC oscillator is provided that can be used as the source for the 16MHz system clock. The oscillator starts very quickly and can run at 27MHz or 32MHz (calibrated), giving system clock speeds of either 13.5MHz or 16MHz. Using the oscillator at 27MHz scales down the speed of the processor and any peripherals in use. For the SPI interface this causes no functional issues as the generated SPI clock is slightly slower and is used to clock the external SPI slave. Use of the radio or UART is not possible when using the high-speed RC oscillator, as even after calibration there is a
+/- 7.5% tolerance. Additionally, timers should be used with care as the exact frequency will not be known. On wake-up from sleep, the JN5142 uses the Fast RC oscillator. It can then either:
Automatically switch over to use the 32MHz clock source when it has started up. Continue to use the fast RC oscillator until software triggers the switch-over to the 32MHz clock source, for example when the radio is required. Continue to use the RC oscillator until the device goes back into one of the sleep modes. Compared to the JN5148, the use of the fast RC Oscillator at wake-up means, there is no need to wait for the 32MHz crystal oscillator to start, if it is necessary to download code from the external memory. Consequently, in this situation, application code will start executing earlier, with a typical improvement of 550sec. 5.1.1 32MHz Oscillator The JN5142 contains the necessary on chip components to build a 32MHz reference oscillator with the addition of an external crystal resonator and two tuning capacitors. The schematic of these components are shown in Figure 9. The two capacitors, C1 and C2, should typically be 15pF and use a COG dielectric. Due to the small size of these capacitors, it is important to keep the traces to the external components as short as possible. The on chip transconductance amplifier is compensated for temperature variation, and is self-biasing by means of the internal resistor R1. This oscillator provides the frequency reference for the radio and therefore it is essential that the reference PCB layout and BOM are carefully followed. The electrical specification of the oscillator can be found in Section 19.3.10. Please refer to Appendix B for development support with the crystal oscillator circuit. Figure 9: 32MHz Crystal Oscillator Connections NXP Laboratories UK 2012 JN-DS-JN5142 1v0 19 XTALOUTC2C1R1XTALINJN5142 5.1.2 High-Speed RC Oscillator An on-chip High-Speed RC oscillator is provided, capable of running at either 27MHz typical or 32MHz typical once calibrated, using the software API function. No external components are required for this oscillator. The electrical specification of the oscillator can be found in Section 19.3.11. 5.2 32kHz System Clock The 32kHz system clock is used for timing the length of a sleep period (see Section 18). The clock can be selected from one of three sources through the application software:
32kHz RC Oscillator 32kHz Crystal Oscillator 32kHz External Clock Upon a chip reset or power-up the JN5142 defaults to using the internal 32kHz RC Oscillator. If another clock source is selected then it will remain in use for all 32kHz timing until a chip reset is performed. 5.2.1 32kHz RC Oscillator The internal 32kHz RC oscillator requires no external components. The internal timing components of the oscillator have a wide tolerance due to manufacturing process variation and so the oscillator runs nominally at 32kHz 30%. To make this useful as a timing source for accurate wakeup from sleep, a frequency calibration factor derived from the more accurate 16MHz clock may be applied. The calibration factor is derived through software, details can be found in Section 11.3.1. Software must check that the 32kHz RC oscillator is running before using it. For detailed electrical specifications, see Section 19.3.8. 5.2.2 32kHz Crystal Oscillator In order to obtain more accurate sleep periods, the JN5142 contains the necessary on-chip components to build a 32kHz oscillator with the addition of an external 32.768kHz crystal and two tuning capacitors. The crystal should be connected between 32KXTALIN and 32KXTALOUT (DIO9 and DIO10), with two equal capacitors to ground, one on each pin. Due to the small size of the capacitors, it is important to keep the traces to the external components as short as possible. The electrical specification of the oscillator can be found in Section 19.3.9. The oscillator cell is flexible and can operate with a range of commonly available 32.768kHz crystals with load capacitances from 6 to 12.5pF. However, the maximum ESR of the crystal and the supply current are both functions of the actual crystal used, see Appendix B.1 for more details. Figure 10: 32kHz Crystal Oscillator Connections 20 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 32KXTALOUT32KXTALINJN5142 5.2.3 32kHz External Clock An externally supplied 32kHz reference clock on the 32KIN input (DIO9) may be provided to the JN5142. This would allow the 32kHz system clock to be sourced from a very stable external oscillator module, allowing more accurate sleep cycle timings compared to the internal RC oscillator. (See Section 19.2.3, DIO9 is a 3V tolerant input) NXP Laboratories UK 2012 JN-DS-JN5142 1v0 21 6 Reset A system reset initialises the device to a pre-defined state and forces the CPU to start program execution from the reset vector. The reset process that the JN5142 goes through is as follows. When power is first applied or when the external reset is released, the High-Speed RC oscillator and 32MHz crystal oscillator are activated. After a short wait period (13sec approx) while the High-Speed RC starts up, and so long as the supply voltage satisfies the default Supply Voltage Monitor (SVM) threshold (2.0V+0.045V hysteresis), the internal 1.8V regulators are turned on to power the processor and peripheral logic. This is followed by a further wait
(again 13sec approx) before the eFuse SVM threshold is read and applied. After a brief pause (approx 2.5sec) the SVM is checked again with the new threshold and if successful, the internal reset is removed from the CPU and peripheral logic and the CPU starts to run code beginning at the reset vector, consisting of initialisation code and the resident boot loader. [9] Section 19.3.1 provides detailed electrical data and timing. The JN5142 has five sources of reset:
Internal Power-on / Brown-out Reset (BOR) External Reset Software Reset Watchdog timer Supply Voltage detect Note: When the device exits a reset condition, device operating parameters (voltage, frequency, temperature, etc.) must be met to ensure operation. If these conditions are not met, then the device must be held in reset until the operating conditions are met. (See Section 19.3) 6.1 Internal Power-On / Brown-out Reset (BOR) For the majority of applications the internal power-on reset is capable of generating the required reset signal. When power is applied to the device, the power-on reset circuit monitors the rise of the VDD supply. When the VDD reaches the specified threshold, the reset signal is generated. This signal is held internally until the power supply and oscillator stabilisation time has elapsed, when the internal reset signal is then removed and the CPU is allowed to run. The BOR circuit has the ability to reject spikes on the VDD rail to avoid false triggering of the reset module. Typically for a negative going square pulse of duration 1uS, the voltage must fall to 1.2v before a reset is generated. Similarly for a triangular wave pulse of 10us width, the voltage must fall to 1.3v before causing a reset. The exact characteristics are complex and these are only examples. Figure 11: Internal Power-on Reset When the supply drops below the power on reset falling threshold, it will re-trigger the reset. If necessary, use of the external reset circuit show in Figure 12 is suggested. 22 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 RESETN PinInternal RESETVDD Figure 12: External Reset Generation The external resistor and capacitor provide a simple reset operation when connected to the RESETN pin. 6.2 External Reset An external reset is generated by a low level on the RESETN pin. Reset pulses longer than the minimum pulse width will generate a reset during active or sleep modes. Shorter pulses are not guaranteed to generate a reset. The JN5142 is held in reset while the RESETN pin is low. When the applied signal reaches the Reset Threshold Voltage
(VRST) on its positive edge, the internal reset process starts. The JN5142 has an internal 300k pull-up resistor connect to the RESETN pin. The pin is an input for an external reset only. Figure 13: External Reset 6.3 Software Reset A system reset can be triggered at any time through software control, causing a full chip reset and invalidating the RAM contents. For example this can be executed within a users application upon detection of a system failure. 6.4 Supply Voltage Monitor (SVM) An internal Supply Voltage Monitor (SVM) is used to monitor the supply voltage to the JN5142; this can be used whilst the device is awake or is in CPU doze mode. Dips in the supply voltage below a variable threshold can be detected and can be used to cause the JN5142 to perform a chip reset. Equally, dips in the supply voltage can be detected and used to cause an interrupt to the processor, when the voltage either drops below the threshold or rises above it. The supply voltage detect is enabled by default from power-up and can extend the reset during power-up. This will keep the CPU in reset until the voltage exceeds the SVM threshold voltage. The threshold voltage is configurable to 1.95V, 2.0V, 2.1V, 2.2V, 2.3V, 2.4V, 2.7V and 3.0V and is controllable by software. From power-up the threshold is NXP Laboratories UK 2012 JN-DS-JN5142 1v0 23 RESETNC1R1JN5142VDD18k470nFInternal ResetRESETN pinReset set by eFuse settings and the default chip configuration is for the 2.3V threshold. It is recommended that the threshold is set so that, as a minimum, the chip is held in reset until the voltage reaches the level required by the external memory device on the SPI interface. 6.5 Watchdog Timer A watchdog timer is provided to guard against software lockups. It operates by counting cycles of the high-speed RC system clock. A pre-scaler is provided to allow the expiry period to be set between typically 8ms and 16.4 seconds
(dependent on high-speed RC accuracy: +30%, -15%). Failure to restart the watchdog timer within the pre-configured timer period will cause a chip reset to be performed. A status bit is set if the watchdog was triggered so that the software can differentiate watchdog initiated resets from other resets, and can perform any required recovery once it restarts. After power up, reset, start from deep sleep or start from sleep, the watchdog is always enabled with the largest timeout period and will commence counting as if it had just been restarted. Under software control the watchdog can be disabled. If it is enabled, the user must regularly restart the watchdog timer to stop it from expiring and causing a reset. The watchdog runs continuously, even during doze, however the watchdog does not operate during sleep or deep sleep, or when the hardware debugger has taken control of the CPU. It will recommence automatically if enabled once the debugger un-stalls the CPU. 24 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 7 Interrupt System The interrupt system on the JN5142 is a hardware-vectored interrupt system. The JN5142 provides several interrupt sources, some associated with CPU operations (CPU exceptions) and others which are used by hardware in the device. When an interrupt occurs, the CPU stops executing the current program and loads its program counter with a fixed hardware address specific to that interrupt. The interrupt handler or interrupt service routine is stored at this location and is run on the next CPU cycle. Execution of interrupt service routines is always performed in supervisor mode. Interrupt sources and their vector locations are listed in Table 2 below:
Interrupt Source Vector Location Interrupt Definition Bus error Tick timer Alignment error Illegal instruction Hardware interrupt System call Trap Reset Stack Overflow 0x08 0x0e 0x14 0x1a 0x20 0x26 0x2c 0x38 0x3e 7.1 System Calls Typically cause by an attempt to access an invalid address or a disabled peripheral Tick timer interrupt asserted Load/store address to non-naturally-aligned location Attempt to execute an unrecognised instruction interrupt asserted System call initiated by b.sys instruction caused by the b.trap instruction or the debug unit Caused by software or hardware reset. Stack overflow Table 2: Interrupt Vectors The b.trap and b.sys instructions allow processor exceptions to be generated by software. A system call exception will be generated when the b.sys instruction is executed. This exception can, for example, be used to enable a task to switch the processor into supervisor mode when a real time operating system is in use. (See Section 3 for further details.) The b.trap instruction is commonly used for trapping errors and for debugging. 7.2 Processor Exceptions 7.2.1 Bus Error A bus error exception is generated when software attempts to access a memory address that does not exist, or is not populated with memory or peripheral registers or when writing to ROM. 7.2.2 Alignment Alignment exceptions are generated when software attempts to access objects that are not aligned to natural word boundaries. 16-bit objects must be stored on even byte boundaries, while 32-bit objects must be stored on quad byte boundaries. For instance, attempting to read a 16-bit object from address 0xFFF1 will trigger an alignment exception as will a read of a 32-bit object from 0xFFF1, 0xFFF2 or 0xFFF3. Examples of legal 32-bit object addresses are 0xFFF0, 0xFFF4, 0xFFF8 etc. 7.2.3 Illegal Instruction If the CPU reads an unrecognised instruction from memory as part of its instruction fetch, it will cause an illegal instruction exception. 7.2.4 Stack Overflow When enabled, a stack overflow exception occurs if the stack pointer reaches a programmable location. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 25 7.3 Hardware Interrupts Hardware interrupts generated from the transceiver, analogue or digital peripherals and DIO pins are individually masked using the Programmable Interrupt Controller (PIC). Management of interrupts is provided in the peripherals library [5]. For details of the interrupts generated from each peripheral see the respective section in this datasheet. Interrupts can be used to wake the JN5142 from sleep. The peripherals, baseband controller, security coprocessor and PIC are powered down during sleep but the DIO interrupts and optionally the pulse counters, wake-up timers and analogue comparator interrupts remain powered to bring the JN5142 out of sleep. Prioritised external interrupt handling (i.e., interrupts from hardware peripherals) is provided to enable an application to control an events priority to provide for deterministic program execution. The priority Interrupt controller provides 15 levels of prioritised interrupts. The priority level of all interrupts can be set, with value 0 being used to indicate that the source can never produce an external interrupt, 1 for the lowest priority source(s) and 15 for the highest priority source(s). Note that multiple interrupt sources can be assigned the same priority level if desired. If while processing an interrupt, a new event occurs at the same or lower priority level, a new external interrupt will not be triggered. However, if a new higher priority event occurs, the external interrupt will again be asserted, interrupting the current interrupt service routine. Once the interrupt service routine is complete, lower priority events can be serviced. 26 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 8 Wireless Transceiver The wireless transceiver comprises a 2.45GHz radio, modem, a baseband processor, a security coprocessor and PHY controller. These blocks, with protocol software provided as a library, implement an IEEE802.15.4 standards-
based wireless transceiver that transmits and receives data over the air in the unlicensed 2.4GHz band. 8.1 Radio Figure 14 shows the single ended radio architecture. Figure 14: Radio Architecture The radio comprises a low-IF receive path and a direct modulation transmit path, which converge at the TX/RX switch. The switch connects to the external single ended matching network, which consists of two inductors and a capacitor, this arrangement creates a 50 port and removes the need for a balun. A 50 single ended antenna can be connected directly to this port. The 32MHz crystal oscillator feeds a divider, which provides the frequency synthesiser with a reference frequency. The synthesiser contains programmable feedback dividers, phase detector, charge pump and internal Voltage Controlled Oscillator (VCO). The VCO has no external components, and includes calibration circuitry to compensate for differences in internal component values due to process and temperature variations. The VCO is controlled by a Phase Locked Loop (PLL) that has an internal loop filter. A programmable charge pump is also used to tune the loop characteristic. The receiver chain starts with the low noise amplifier/mixer combination whose outputs are passed to a low pass filter, which provides the channel definition. The signal is then passed to a series of amplifier blocks forming a limiting strip. The signal is converted to a digital signal before being passed to the Modem. The gain control for the RX path is derived in the automatic gain control (AGC) block within the Modem, which samples the signal level at various points down the RX chain. To improve the performance and reduce current consumption, automatic calibration is applied to various blocks in the RX path. In the transmit direction, the digital stream from the Modem is passed to a digital sigma-delta modulator which controls the feedback dividers in the synthesiser, (dual point modulation). The VCO frequency now tracks the applied modulation. The 2.4 GHz signal from the VCO is then passed to the RF Power Amplifier (PA), whose power control can be selected from one of three settings. The output of the PA drives the antenna via the RX/TX switch NXP Laboratories UK 2012 JN-DS-JN5142 1v0 27 LNAsynthPAADCReference& BiasSwitchRadioCalibrationLim1Lim2Lim3Lim4sigmadeltaD-Type 8.1.1 Radio External Components In order to realise the full performance of the radio it is essential that the reference PCB layout and BOM are carefully followed. See Appendix B.4. The radio is powered from a number of internal 1.8V regulators fed from the analogue supply VDD1, in order to provide good noise isolation between the digital logic of the JN5142 and the analogue blocks. These regulators are also controlled by the baseband controller and protocol software to minimise power consumption. Decoupling for internal regulators is required as described in Section 2.2.1. For single ended antennas or connectors, a balun is not required, however a matching network is needed. The RF matching network requires three external components and the IBIAS pin requires one external component as shown in schematic in B.4.1. These components are critical and should be placed close to the JN5142 pins and analogue ground as defined in Table 13. Specifically, the output of the network comprising L2, C1 and L1 is designed to present an accurate match to a 50 ohm resistive network as well as provide a DC path to the final output stage or antenna. Users wishing to match to other active devices such as amplifiers should design their networks to match to 50 ohms at the output of L1 Figure 15: External Radio Components 8.1.2 Antenna Diversity Support is provided for antenna diversity. Antenna diversity is a technique that maximises the performance of an antenna system. It allows the radio to switch between two antennas that have very low correlation between their received signals. Typically, this is achieved by spacing two antennas around 0.25 wavelengths apart or by using two orthogonal polarisations. So, if a packet is transmitted and no acknowledgement is received, the radio system can switch to the other antenna for the retry, with a different probability of success. The JN5142 provides an output (ADO) on DIO12 that is asserted on odd numbered retries and optionally its complement (ADE) on DIO13, that can be used to control an antenna switch; this enables antenna diversity to be implemented easily (see Figure 16 and Figure 17). 28 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 R1 43KIBIASC20 100nFL2 2.7nHVB_RFVREFVB_RF2RF_INC3 100nFC12 47pFVB_RF1C1 47pFL1 5.6nHTo Coaxial Socketor Integrated AntennaVB_RF Figure 16: Simple Antenna Diversity Implementation using External RF Switch Figure 17: Antenna Diversity ADO Signal for TX with Acknowledgement If two DIO pins cannot be spared, DIO13 can be configured to be a normal DIO pin, and the inverse of ADO generated with an inverter on the PCB. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 29 Antenna AAntenna BABCOMSELSELBADO (DIO[12])ADE (DIO[13])Device RF PortRF Switch: Single-Pole, Double-Throw (SPDT)ADO (DIO[12])TX ActiveRX ActiveADE (DIO[13])1st TX-RX Cycle2nd TX-RX Cycle (1st Retry) 8.2 Modem The modem performs all the necessary modulation and spreading functions required for digital transmission and reception of data at 250kbps in the 2450MHz radio frequency band in compliance with the IEEE802.15.4 standard. Figure 18: Modem Architecture Features provided to support network channel selection algorithms include Energy Detection (ED), Link Quality Indication (LQI) and fully programmable Clear Channel Assessment (CCA). The Modem provides a digital Receive Signal Strength Indication (RSSI) that facilitates the implementation of the IEEE 802.15.4 ED function and LQI function. The ED and LQI are both related to receiver power in the same way, as shown in Figure 19. LQI is associated with a received packet, whereas ED is an indication of signal power on air at a particular moment. The CCA capability of the Modem supports all modes of operation defined in the IEEE 802.15.4 standard, namely Energy above ED threshold, Carrier Sense and Carrier Sense and/or energy above ED threshold. Figure 19: Energy Detect Value vs Receive Power Level 30 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 AGCDemodulationSymbolDetection(Despreading)ModulationSpreadingTXRXTX DataInterfaceRX DataInterfaceVCOSigma-Delta ModulatorIF SignalGain 8.3 Baseband Processor The baseband processor provides all time-critical functions of the IEEE802.15.4 MAC layer. Dedicated hardware guarantees air interface timing is precise. The MAC layer hardware/software partitioning, enables software to implement the sequencing of events required by the protocol and to schedule timed events with millisecond resolution, and the hardware to implement specific events with microsecond timing resolution. The protocol software layer performs the higher-layer aspects of the protocol, sending management and data messages between endpoint and coordinator nodes, using the services provided by the baseband processor. Figure 20: Baseband Processor 8.3.1 Transmit A transmission is performed by software writing the data to be transferred into the Tx/Rx Frame Buffer, together with parameters such as the destination address and the number of retries allowed, and programming one of the protocol timers to indicate the time at which the frame is to be sent. This time will be determined by the software tracking the higher-layer aspects of the protocol such as superframe timing and slot boundaries. Once the packet is prepared and protocol timer set, the supervisor block controls the transmission. When the scheduled time arrives, the supervisor controls the sequencing of the radio and modem to perform the type of transmission required. It can perform all the algorithms required by IEEE802.15.4 such as CSMA/CA without processor intervention including retries and random backoffs. When the transmission begins, the header of the frame is constructed from the parameters programmed by the software and sent with the frame data through the serialiser to the Modem. At the same time, the radio is prepared for transmission. During the passage of the bitstream to the modem, it passes through a CRC checksum generator that calculates the checksum on-the-fly, and appends it to the end of the frame. 8.3.2 Reception During reception, the radio is set to receive on a particular channel. On receipt of data from the modem, the frame is directed into the Tx/Rx Frame Buffer where both header and frame data can be read by the protocol software. An interrupt may be provided on receipt of the frame header. As the frame data is being received from the modem it is passed through a checksum generator; at the end of the reception the checksum result is compared with the checksum at the end of the message to ensure that the data has been received correctly. An interrupt may be provided to indicate successful packet reception. During reception, the modem determines the Link Quality, which is made available at the end of the reception as part of the requirements of IEEE802.15.4. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 31 AppendChecksumVerifyChecksumCSMACCABackoffControlDeserialiserSerialiserTx/RxFrameBufferTxBitstreamRxBitstreamProtocol Timing EngineSupervisorRadioStatusControlProcessorBusProtocolTimersSecurity CoprocessorDecryptPortEncryptPortAESCodec 8.3.3 Auto Acknowledge Part of the protocol allows for transmitted frames to be acknowledged by the destination sending an acknowledge packet within a very short window after the transmitted frame has been received. The JN5142 baseband processor can automatically construct and send the acknowledgement packet without processor intervention and hence avoid the protocol software being involved in time-critical processing within the acknowledge sequence. The JN5142 baseband processor can also request an acknowledge for packets being transmitted and handle the reception of acknowledged packets without processor intervention. 8.3.4 Beacon Generation In beaconing networks, the baseband processor can automatically generate and send beacon frames; the repetition rate of the beacons is programmed by the CPU, and the baseband then constructs the beacon contents from data delivered by the CPU. The baseband processor schedules the beacons and transmits them without CPU intervention. 8.3.5 Security The transmission and reception of secured frames using the Advanced Encryption Standard (AES) algorithm is handled by the security coprocessor and the stack software. The application software must provide the appropriate encrypt/decrypt keys for the transmission or reception. On transmission, the key can be programmed at the same time as the rest of the frame data and setup information. 8.4 Security Coprocessor The security coprocessor is available to the application software to perform encryption/decryption operations. A hardware implementation of the encryption engine significantly speeds up the processing of the encrypted packets over a pure software implementation. The AES library for the JN5142 provides operations that utilise the encryption engine in the device and allow the contents of memory buffers to be transformed. Information such as the type of security operation to be performed and the encrypt/decrypt key to be used must also be provided. Figure 21: Security Coprocessor Architecture 32 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 ProcessorInterfaceAESBlockEncryptionControllerAESEncoderKey Generation 9 Digital Input/Output There are 18 Digital I/O (DIO) pins, which can be configured as either an input or an output, and each has a selectable internal pull-up resistor. Most DIO pins are multiplexed with alternate peripheral features of the device, see Section 2.1. Once a peripheral is enabled it takes precedence over the device pins. Refer to the individual module Sections for a full description of the alternate peripherals functions. Following a reset (and whilst the reset input is held low), all peripherals are off and the DIO pins are configured as inputs with the internal pull-ups turned on. When a peripheral is not enabled, the DIO pins associated with it can be used as digital inputs or outputs. Each pin can be controlled individually by setting the direction and then reading or writing to the pin. The individual pull-up resistors, RPU, can also be enabled or disabled as needed and the setting is held through sleep cycles. The pull-ups are generally configured once after reset depending on the external components and functionality. For instance, outputs should generally have the pull-ups disabled. An input that is always driven should also have the pull-up disabled. When configured as an input each pin can be used to generate an interrupt upon a change of state (selectable transition either from low to high or high to low); the interrupt can be enabled or disabled. When the device is sleeping, these interrupts become events that can be used to wake the device up. Equally the status of the interrupt may be read. See Section 18 for further details on sleep and wakeup. The state of all DIO pins can be read, irrespective of whether the DIO is configured as an input or an output. Throughout a sleep cycle the direction of the DIO, and the state of the outputs, is held. This is based on the resultant of the GPIO Data/Direction registers and the effect of any enabled peripherals at the point of entering sleep. Following a wake-up these directions and output values are maintained under control of the GPIO data/direction registers. Any peripherals enabled before the sleep cycle are not automatically re-enabled, this must be done through software after the wake-up. For example, if DIO0 is configured to be SPISEL1 then it becomes an output. The output value is controlled by the SPI functional block. If the device then enters a sleep cycle, the DIO will remain an output and hold the value being output when entering sleep. After wake-up the DIO will still be an output with the same value but controlled from the GPIO Data/Direction registers. It can be altered with the software functions that adjust the DIO, or the application may re-configure it to be SPISEL1. Unused DIO pins are recommended to be set as inputs with the pull-up enabled. Two DIO pins can optionally be used to provide control signals for RF circuitry (e.g. switches and PA) in high power range extenders. DIO3/RFTX is asserted when the radio is in the transmit state and similarly, DIO2/RFRX is asserted when the radio is in the receiver state. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 33 Figure 22: DIO Block Diagram 34 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 SPIMasterMUXUART0DIO6/TXD0/JTAG_TDO/PWM2DIO7/RXD0/JTAG_TDI/PWM3DIO4/CTS0/JTAG_TCK/TIM0OUTDIO5/RTS0/JTAG_TMS/PWM1/PC1DIO17/COMP1M/SIF_DTimer02-wireInterfaceSPICLKDIO10/TIM0OUT/32KXTALOUTSPIMOSISPIMISOSPISEL0DIO0/SPISEL1/ADC3DIO3/RFTX/TIM0CAPDIO2/RFRX/TIM0CK_GTDIO1/SPISEL2/PC0/ADC4DIO9/TIM0CAP/32KXTALINDIO8/TIM0CK_GT/PC1DIO13/PWM3/ADE/RTS0/JTAG_TMSDIO11/PWM1DIO12/PWM2/ADO/CTS0/JTAG_TCKDIO14/SIF_CLK/TXD0/JTAG_TD0/SPISEL1DIO15/SIF_D/RXD0/JTAG_TDI/SPISEL2DIO16/COMP1P/SIF_CLKSPISEL1SPISEL2TXD0RXD0RTS0CTS0TIM0CK_GTTIM0CAPTIM0OUTSIF_DSIF_CLKPulseCountersPC0PC1JTAGDebugJTAG_TDIJTAG_TMSJTAG_TCKJTAG_TDOAntennaDiversityADOADEPWMsPWM1PWM3PWM2 10 Serial Peripheral Interface The Serial Peripheral Interface (SPI) allows high-speed synchronous data transfer between the JN5142 and peripheral devices. The JN5142 operates as a master on the SPI bus and all other devices connected to the SPI are expected to be slave devices under the control of the JN5142 CPU. The SPI includes the following features:
Full-duplex, three-wire synchronous data transfer Programmable bit rates (up to 16Mbit/s) Programmable transaction size up to 32-bits Standard SPI modes 0,1,2 and 3 Manual or Automatic slave select generation (up to 3 slaves) Maskable transaction complete interrupt LSB First or MSB First Data Transfer Supports delayed read edges Figure 23: SPI Block Diagram The SPI bus employs a simple shift register data transfer scheme. Data is clocked out of and into the active devices in a first-in, first-out fashion allowing SPI devices to transmit and receive data simultaneously. There are three dedicated pins SPICLK, SPIMOSI, SPIMISO that are shared across all devices on the bus. Master-
Out-Slave-In or Master-In-Slave-Out data transfer is relative to the clock signal SPICLK generated by the JN5142. The JN5142 provides three slave selects, SPISEL0 to SPISEL2 to allow three SPI peripherals on the bus. SPISEL0 is a dedicated pin; this is generally connected to a serial Flash/EEPROM memory holding application code that is downloaded to internal RAM via software from reset. SPISEL1 is accessed, depending upon the configuration, on DIO0 or DIO14. SPISEL2 is accessed on DIO1 or DIO15. This is enabled under software control. The following table details which DIO are used for the SPISEL signals depending upon the configuration. Signal SPISEL1 SPISEL2 DIO Assignment Standard pins Alternative pins 16 17 38 40 Table 3: SPISEL IO The interface can transfer from 1 to 32-bits without software intervention and can keep the slave select lines asserted between transfers when required, to enable longer transfers to be performed. When the device reset is active, the three outputs SPISEL, SPICLK and SPI_MOSI are tri-stated and SPI_MISO is set to be an input. The pull-up resistors associated with all four pins will be active at this time. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 35 ClockDividerSPI BusCycleControllerData BufferDIVClock EdgeSelectDataCHAR_LENLSBSPIMISOSPIMOSISPICLKSelectLatchSPISEL [2..0]16 MHz Figure 24: Typical JN5142 SPI Peripheral Connection The data transfer rate on the SPI bus is determined by the SPICLK signal. The JN5142 supports transfers at selectable data rates from 16MHz to 125kHz selected by a clock divider. Both SPICLK clock phase and polarity are configurable. The clock phase determines which edge of SPICLK is used by the JN5142 to present new data on the SPIMOSI line; the opposite edge will be used to read data from the SPIMISO line. The interface should be configured appropriately for the SPI slave being accessed. SPICLK Polarity Phase Mode
(CPOL)
(CPHA) Description 0 0 1 1 0 1 0 1 0 SPICLK is low when idle the first edge is positive. Valid data is output on SPIMOSI before the first clock and changes every negative edge. SPIMISO is sampled every positive edge. 1 SPICLK is low when idle the first edge is positive. Valid data is output on SPIMOSI every positive edge. SPIMISO is sampled every negative edge. 2 SPICLK is high when idle the first edge is negative. Valid data is output on SPIMOSI before the first clock edge and is changed every positive edge. SPIMISO is sampled every negative edge. 3 SPICLK is high when idle the first edge is negative. Valid data is output on SPIMOSI every negative edge. SPIMISO is sampled every positive edge. Table 4: SPI Configurations If more than one SPISEL line is to be used in a system they must be used in numerical order starting from SPISEL0. A SPISEL line can be automatically de-asserted between transactions if required, or it may stay asserted over a number of transactions. For devices such as memories where a large amount of data can be received by the master by continually providing SPICLK transitions, the ability for the select line to stay asserted is an advantage since it keeps the slave enabled over the whole of the transfer. A transaction commences with the SPI bus being set to the correct configuration, and then the slave device is selected. Upon commencement of transmission (1 to 32 bits) data is placed in the FIFO data buffer and clocked out, at the same time generating the corresponding SPICLK transitions. Since the transfer is full-duplex, the same number of data bits is being received from the slave as it transmits. The data that is received during this transmission can be read (1 to 32 bits). If the master simply needs to provide a number of SPICLK transitions to allow data to be 36 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 SS Slave 0 Flash/ EEPROM Memory JN5142 SPISEL0 SPISEL1 SPIMOSI SPICLK SPIMISO SS Slave 1 User Defined SS Slave 2 User Defined SPISEL2 C SI SO C SI SO C SI SO sent from a slave, it should perform transmit using dummy data. An interrupt can be generated when the transaction has completed or alternatively the interface can be polled. If a slave device wishes to signal the JN5142 indicating that it has data to provide, it may be connected to one of the DIO pins that can be enabled as an interrupt. Figure 25 shows a complex SPI transfer, reading data from a FLASH device, that can be achieved using the SPI master interface. The slave select line must stay low for many separate SPI accesses, and therefore manual slave select mode must be used. The required slave select can then be asserted (active low) at the start of the transfer. A sequence 8 and 32 bit transfers can be used to issue the command and address to the FLASH device and then to read data back. Finally, the slave select can be deselected to end the transaction. Figure 25: Example SPI Waveforms Reading from FLASH Device using Mode 0 NXP Laboratories UK 2012 JN-DS-JN5142 1v0 37 01234567Instruction (0x03)232221321089102829303124-bit AddressMSBInstruction Transaction76543210MSB01234578N-13210LSBRead Data Bytes Transaction(s) 1-NSPISELSPICLKSPIMOSISPIMISOSPISELSPICLKSPIMOSISPIMISO8910765MSBByte 1Byte 2Byte Nvalue unused by peripherals6 11 Timers 11.1 Peripheral Timer/Counters A general-purpose timer/counter unit, Timer0, is available that can be configured to operate in one of five possible modes. This has:
5-bit prescaler, divides system clock by 2 prescale value as the clock to the timer (prescaler range is 0 to 16) Clocked from internal system clock (16MHz) 16-bit counter, 16-bit Rise and Fall (period) registers Timer: can generate interrupts off Rise and Fall counts. Can be gated by external signal Counter: counts number of transitions on external event signal. Can use low-high, high-low or both transitions PWM/Single pulse: outputs repeating Pulse Width Modulation signal or a single pulse. Can set period and mark-space ratio Capture: measures times between transitions of an applied signal Delta-Sigma: Return-To-Zero (RTZ) and Non-Return-to-Zero (NRZ) modes Timer usage of external IO can be controlled on a pin by pin basis Three further timers are also available that support the same functionality but have no Counter or Capture mode. Additionally, is not possible to gate these three timers with an external signal. Figure 26: Timer Unit Block Diagram 38 JN-DS-JN5142 1v0 NXP Laboratories UK 2012
>=D QRise=<FallDelta SigmaInterruptGeneratorCounterInterrupt EnableCaptureGeneratorPrescalerSYSCLKTIMxCK_GTTIMxCAPInterruptPWM/DSPWM/DSPWM/DSResetGeneratorEdgeSelectENENTIMxOutSwResetSystemResetSingleShot-1 The clock source for the Timer0 unit is fed from the 16MHz system clock. This clock passes to a 5-bit prescaler where a value of 0 leaves the clock unmodified and other values divide it by 2 prescale value. For example, a prescale value of 2 applied to the 16MHz system clock source results in a timer clock of 4MHz. The counter is optionally gated by a signal on the clock/gate input (TIM0CK_GT). If the gate function is selected, then the counter is frozen when the clock/gate input is high. An interrupt can be generated whenever the counter is equal to the value in either of the High or Low registers. The internal Output Enable (OE) signal enables or disables the timer output. Timer0 can be accessed, depending upon the configuration, on DIO8 to DIO10 or DIO2 to DIO4. PWM1,2,3 can be accessed on DIO11 to DIO13 or DIO5 to DIO7. This is enabled under software control. Timer0 can be assigned to its alternative location without moving the PWMs, and vice-versa. The following table details which DIO are used for the PWM depending upon the configuration. Signal TIM0CK_GT TIM0CAP TIM0OUT PWM1 PWM2 PWM3 DIO Assignment Standard pins Alternative pins 31 32 33 34 36 37 18 19 26 27 28 29 Table 5: Timer and PWM IO If operating in timer mode it is not necessary to use any of the DIO pins, allowing the standard DIO functionality to be available to the application. 11.1.1 Pulse Width Modulation Mode Pulse Width Modulation (PWM) mode, as used by PWM timers 1,2 and 3 and optionally by Timer0, allows the user to specify an overall cycle time and pulse length within the cycle. The pulse can be generated either as a single shot or as a train of pulses with a repetition rate determined by the cycle time. In this mode, the cycle time and low periods of the PWM output signal can be set by the values of two independent 16-bit registers (Fall and Rise). The counter increments and its output is compared to the 16-bit Rise and Fall registers. When the counter is equal to the Rise register, the PWM output is set to high; when the counter reaches the Fall value, the output returns to low. In continuous mode, when the counter reaches the Fall value, it will reset and the cycle repeats. The PWM waveform is available on PWM1,2,3 or TIM0OUT when the output driver is enabled. Figure 27: PWM Output Timings 11.1.2 Capture Mode The capture mode can be used to measure the time between transitions of a signal applied to the capture input
(TIM0CAP). When the capture is started, on the next low-to-high transition of the captured signal, the count value is stored in the Rise register, and on the following high-to-low transition, the counter value is stored in the Fall register. The pulse width is the difference in counts in the two registers multiplied by the period of the prescaled clock. Upon reading the capture registers the counter is stopped. The values in the High and Low registers will be updated whenever there is a corresponding transition on the capture input, and the value stored will be relative to when the NXP Laboratories UK 2012 JN-DS-JN5142 1v0 39 RiseFall mode was started. Therefore, if multiple pulses are seen on TIM0CAP before the counter is stopped only the last pulse width will be stored. Figure 28: Capture Mode 11.1.3 Counter/Timer Mode The counter/timer can be used to generate interrupts, based on the timers or event counting, for software to use. As a timer the clock source is from the system clock, prescaled if required. The timer period is programmed into the Fall register and the Fall register match interrupt enabled. The timer is started as either a single-shot or a repeating timer, and generates an interrupt when the counter reaches the Fall register value. When used to count external events on TIM0CK_GT the clock source is selected from the input pin and the number of events programmed into the Fall register. The Fall register match interrupt is enabled and the counter started, usually in single shot mode. An interrupt is generated when the programmed number of transitions is seen on the input pin. The transitions counted can configured to be rising, falling or both rising and falling edges. Edges on the event signal must be at least 100nsec apart, i.e. pulses must be wider than 100nsec. 11.1.4 Delta-Sigma Mode A separate delta-sigma mode is available, allowing a low speed delta-sigma DAC to be implemented with up to 16-bit resolution. This requires that a resistor-capacitor network is placed between the output DIO pin and digital ground. A stream of pulses with digital voltage levels is generated which is integrated by the RC network to give an analogue voltage. A conversion time is defined in terms of a number of clock cycles. The width of the pulses generated is the period of a clock cycle. The number of pulses output in the cycle, together with the integrator RC values, will determine the resulting analogue voltage. For example, generating approximately half the number of pulses that make up a complete conversion period will produce a voltage on the RC output of VDD1/2, provided the RC time constant is chosen correctly. During a conversion, the pulses will be pseudo-randomly dispersed throughout the cycle in order to produce a steady voltage on the output of the RC network. The output signal is asserted for the number of clock periods defined in the High register, with the total period being 216 cycles. For the same value in the High register, the pattern of pulses on subsequent cycles is different, due to the pseudo-random distribution. The delta-sigma converter output can operate in a Return-To-Zero (RTZ) or a Non-Return-to-Zero (NRZ) mode. The NRZ mode will allow several pulses to be output next to each other. The RTZ mode ensures that each pulse is separated from the next by at least one period. This improves linearity if the rise and fall times of the output are different to one another. Essentially, the output signal is low on every other output clock period, and the conversion cycle time is twice the NRZ cycle time i.e. 217 clocks. The integrated output will only reach half VDD2 in RTZ mode, since even at full scale only half the cycle contains pulses. Figure 29 and Figure 30 illustrate the difference between RTZ and NRZ for the same programmed number of pulses. 40 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 CLKCAPTx93x14tRISEtRISEtFALLtFALLRiseFall95437Capture Mode Enabled Figure 29: Return To Zero Mode in Operation Figure 30: Non-Return to Zero Mode 11.1.5 Example Timer/Counter Application Figure 31 shows an application of the JN5142 timers to provide closed loop speed control. Timer 0 is configured in PWM mode to provide a variable mark-space ratio switching waveform to the gate of the NFET. This in turn controls the power in the DC motor. Timer 1 is configured to count the rising edge events on the clk/gate pin over a constant period. This converts the tacho pulse stream output into a count proportional to the motor speed. This value is then used by the application software executing the control algorithm. If required for other functionality, then the unused IO associated with the timers could be used as general purpose DIO. Figure 31: Closed Loop PWM Speed Control Using JN5142 Timers 11.2 Tick Timer The JN5142 contains a hardware timer that can be used for generating timing interrupts to software. It may be used to implement regular events such as ticks for software timers or an operating system, as a high-precision timing reference or can be used to implement system monitor timeouts as used in a watchdog timer. Features include:
32-bit counter NXP Laboratories UK 2012 JN-DS-JN5142 1v0 41 12312NConversion cycle 1217NConversion cycle 2312312NConversion cycle 1N3216Conversion cycle 2JN5142PWM1Timer0CLK/GATECAPTUREPWMM Tacho1N4007+12VIRF5211 pulse/rev 28-bit match value Maskable timer interrupt Single-shot, Restartable or Continuous modes of operation Figure 32: Tick Timer The Tick Timer is clocked from a continuous 16MHz clock, which is fed to a 32-bit wide resettable up-counter, gated by a signal from the mode control block. A match register allows comparison between the counter and a programmed value. The match value, measured in 16MHz clock cycles is programmed through software, in the range 0 to 0x0FFFFFFF. The output of the comparison can be used to generate an interrupt if the interrupt is enabled and used in controlling the counter in the different modes. Upon configuring the timer mode, the counter is also reset. If the mode is programmed as single shot, the counter begins to count from zero until the match value is reached. The match signal will be generated which will cause an interrupt if enabled, and the counter will stop counting. The counter is restarted by reprogramming the mode. If the mode is programmed as restartable, the operation of the counter is the same as for the single shot mode, except that when the match value is reached the counter is reset and begins counting from zero. An interrupt will be generated when the match value is reached if it is enabled. Continuous mode operation is similar to restartable, except that when the match value is reached, the counter is not reset but continues to count. An interrupt will be generated when the match value is reached if enabled. 11.3 Wakeup Timers Two 35-bit wakeup timers are available in the JN5142 driven from the 32kHz internal clock. They may run during sleep periods when the majority of the rest of the device is powered down, to time sleep periods or other long period timings that may be required by the application. The wakeup timers do not run during deep sleep and may optionally be disabled in sleep mode through software control. When a wakeup timer expires it typically generates an interrupt, if the device is asleep then the interrupt may be used as an event to end the sleep period. See Section 18 for further details on how they are used during sleep periods. Features include:
35-bit down-counter Optionally runs during sleep periods Clocked by 32kHz system clock; either 32kHz RC oscillator, 32kHz XTAL oscillator or 32kHz clock input 42 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Match ValueCounter=ModeControl&&SysClkRunMatchIntEnableTick TimerInterruptResetMode A wakeup timer consists of a 35-bit down counter clocked from the selected 32 kHz clock. An interrupt or wakeup event can be generated when the counter reaches zero. On reaching zero the counter will continue to count down until stopped, which allows the latency in responding to the interrupt to be measured. If an interrupt or wakeup event is required, the timer interrupt should be enabled before loading the count value for the period. Once the count value is loaded and counter started, the counter begins to count down; the counter can be stopped at any time through software control. The counter will remain at the value it contained when the timer was stopped and no interrupt will be generated. The status of the timers can be read to indicate if the timers are running and/or have expired; this is useful when the timer interrupts are masked. This operation will reset any expired status flags. 11.3.1 RC Oscillator Calibration The RC oscillator that can be used to time sleep periods is designed to require very little power to operate and be self-contained, requiring no external timing components and hence is lower cost. As a consequence of using on-chip resistors and capacitors, the inherent absolute accuracy and temperature coefficient is lower than that of a crystal oscillator, but once calibrated the accuracy approaches that of a crystal oscillator. Sleep time periods should be as close to the desired time as possible in order to allow the device to wake up in time for important events, for example beacon transmissions in the IEEE802.15.4 protocol. If the sleep time is accurate, the device can be programmed to wake up very close to the calculated time of the event and so keep current consumption to a minimum. If the sleep time is less accurate, it will be necessary to wake up earlier in order to be certain the event will be captured. If the device wakes earlier, it will be awake for longer and so reduce battery life. In order to allow sleep time periods to be as close to the desired length as possible, the true frequency of the RC oscillator needs to be determined to better than the initial 30% accuracy. The calibration factor can then be used to calculate the true number of nominal 32kHz periods needed to make up a particular sleep time. A calibration reference counter, clocked from the 16MHz system clock, is provided to allow comparisons to be made between the 32kHz RC clock and the 16MHz system clock when the JN5142 is awake. Wakeup timer0 counts for a set number of 32kHz clock periods during which time the reference counter runs. When the wakeup timer reaches zero the reference counter is stopped, allowing software to read the number of 16MHz clock ticks generated during the time represented by the number of 32kHz ticks programmed in the wakeup timer. The true period of the 32kHz clock can thus be determined and used when programming a wakeup timer to achieve a better accuracy and hence more accurate sleep periods For a RC oscillator running at exactly 32,000Hz the value returned by the calibration procedure should be 10000, for a calibration period of twenty 32,000Hz clock periods. If the oscillator is running faster than 32,000Hz the count will be less than 10000, if running slower the value will be higher. For a calibration count of 9000, indicating that the RC oscillator period is running at approximately 35kHz, to time for a period of 2 seconds the timer should be loaded with 71,111 ((10000/9000) x (32000 x 2)) rather than 64000. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 43 12 Pulse Counters Two 16-bit counters are provided that can increment during all modes of operation (including sleep). The first, PC0, increments from pulses received on DIO1. The other pulse counter, PC1, can also be accessed on DIO5 or DIO8 depending upon the configuration. This is enabled under software control. The pulses can be de-bounced using the 32kHz clock to guard against false counting on slow or noisy edges. Increments occur from a configurable rising or falling edge on the respective DIO input. Each counter has an associated 16-bit reference that is loaded by the user. An interrupt (and wakeup event if asleep) may be generated when a counter reaches its pre-configured reference value. The two counters may optionally be cascaded together to provide a single 32-bit counter, linked to DIO1. The counters do not saturate at 65535, but naturally roll-over to 0. Additionally, the pulse counting continues when the reference value is reached without software interaction so that pulses are not missed even if there is a long delay before an interrupt is serviced or during the wakeup process. The system can work with signals up to 100kHz, with no debounce, or from 5.3kHz to 1.7kHz with debounce. When using debounce the 32kHz clock must be active, so for minimum sleep currents the debounce mode should not be used. 44 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 13 Serial Communications The JN5142 has a Universal Asynchronous Receiver/Transmitter (UART) serial communication interface. It provides similar operating features to the industry standard 16550A device operating in FIFO mode. The interface performs serial-to-parallel conversion on incoming serial data and parallel-to-serial conversion on outgoing data from the CPU to external devices. In both directions, a 16-byte deep FIFO buffer allows the CPU to read and write multiple characters on each transaction. This means that the CPU is freed from handling data on a character-by-character basis, with the associated high processor overhead. The UART has the following features:
Emulates behaviour of industry standard NS16450 and NS16550A UARTs 16 byte transmit and receive FIFO buffers reduce interrupts to CPU, with direct access to fill levels of each Adds/deletes standard start, stop and parity communication bits to or from the serial data Independently controlled transmit, receive, status and data sent interrupts Optional modem flow control signals CTS and RTS Fully programmable data formats: baud rate, start, stop and parity settings False start bit detection, parity, framing and FIFO overrun error detect and break indication Internal diagnostic capabilities: loop-back controls for communications link fault isolation Flow control by software or automatically by hardware Figure 33: UART Block Diagram The serial interface contains programmable fields that can be used to set number of data bits (5, 6,7 or 8), even, odd, set-at-1, set-at-0 or no-parity detection and generation of single or multiple stop bit, (for 5 bit data, multiple is 1.5 stop bits; for 6, 7 or 8 data bits, multiple is 2 bits). The baud rate is programmable up to 1Mbps, standard baud rates such as 4800, 9600, 19.2k, 38.4k etc. can be configured. For applications requiring hardware flow control, two control signals are provided: Clear-To-Send (CTS) and Request-
To-Send (RTS). CTS is an indication sent by an external device to the UART that it is ready to receive data. RTS is an indication sent by the UART to the external device that it is ready to receive data. RTS is controlled from software, while the value of CTS can be read. Monitoring and control of CTS and RTS is a software activity, normally performed as part of interrupt processing. The signals do not control parts of the UART hardware, but simply indicate to software the state of the UART external interface. Alternatively, the Automatic Flow Control mode can be set NXP Laboratories UK 2012 JN-DS-JN5142 1v0 45 Processor BusDivisorLatchRegistersLineStatusRegisterLineControlRegisterFIFOControlRegisterReceiver FIFOTransmitter FIFOBaud GeneratorLogicTransmitter ShiftRegisterReceiver ShiftRegisterTransmitterLogicReceiverLogicRXDTXDModemControlRegisterModemStatusRegisterModemSignalsLogicRTSCTSInterruptIDRegisterInterruptEnableRegisterInterruptLogicInternalInterrupt where the hardware controls the value of the generated RTS (negated if the receive FIFO fill level is greater than a programmable threshold of 8, 11, 13 or 15 bytes), and only transmits data when the incoming CTS is asserted. Software can read characters, one byte at a time, from the Receive FIFO and can also write to the Transmit FIFO, one byte at a time. The Transmit and Receive FIFOs can be cleared and reset independently of each other. The status of the transmitter can be checked to see if it is empty, and if there is a character being transmitted. The status of the receiver can also be checked, indicating if conditions such as parity error, framing error or break indication have occurred. It also shows if an overrun error occurred (receive buffer full and another character arrives) and if there is data held in the receive FIFO. The UART is accessed, depending upon the configuration, on DIO4 to DIO7 or DIO12 to DIO15. This is enabled under software control. The following table details which DIO are used for the UART depending upon the configuration. Signal CTS0 RTS0 TXD0 RXD0 DIO Assignment Standard pins Alternative pins 26 27 28 29 36 37 38 40 Table 6: UART IO If CTS and RTS are not required on the devices external pins, then they may be disabled, this allows the DIOx function to be used for other purposes. Note: With the automatic flow control threshold set to 15, the hardware flow control within the UART block negates RTS when the receive FIFO is about to become full. In some instances it has been observed that remote devices that are transmitting data do not respond quickly enough to the de-asserted CTS and continue to transmit data. In these instances the data will be lost in a receive FIFO overflow. 13.1 Interrupts Interrupt generation can be controlled for the UART block, and is divided into four categories:
Received Data Available: Is set when data in the Rx FIFO queue reaches a particular level (the trigger level can be configured as 1, 4, 8 or 14) or if no character has been received for 4 character times. Transmit FIFO Empty: set when the last character from the Tx FIFO is read and starts to be transmitted. Receiver Line Status: set when one of the following occur (1) Parity Error - the character at the head of the receive FIFO has been received with a parity error, (2) Overrun Error - the Rx FIFO is full and another character has been received at the Receiver shift register, (3) Framing Error - the character at the head of the receive FIFO does not have a valid stop bit and (4) Break Interrupt occurs when the RxD line has been held low for an entire character. Modem Status: Generated when the CTS (Clear To Send) input control line changes. 13.2 UART Application The following example shows the UART connected to a 9-pin connector compatible with a PC. As the JN5142 device pins do not provide the RS232 line voltage, a level shifter is used. 46 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Figure 34: JN5142 Serial Communication Link NXP Laboratories UK 2012 JN-DS-JN5142 1v0 47 JN5142RTSCTSTXDRXDUART0RS232LevelShifter123456789CDRDTDDTRSGDSRRTSCTSRIPC COM PortPinSignal1569 14 JTAG Debug Interface The JN5142 includes an IEEE1149.1 compliant JTAG port for the sole purpose of software code debug with the Software Development Kit. The JTAG interface is disabled by default and is enabled under software control. Therefore, debugging is only possible if enabled by the application. Once enabled, the application executes as normal until the external debugger controller initiates debug activity. The Debugger supports breakpoints and watchpoints based on four comparisons between any of program counter, load/store effective address and load/store data. There is the ability to chain the comparisons together. There is also the ability, under debugger control to perform the following commands: go, stop, reset, step over/into/out/next, run to cursor and breakpoints. In addition, under control of the debugger, it is possible to:
Read and write registers on the wishbone bus Read ROM and RAM, and write to RAM Read and write CPU internal registers The Debugger interface is accessed, depending upon the configuration, through the standard or alternative pins used for UART0. This is enabled under software control and is dealt with in [4]. The following table details which DIO are used for the JTAG interface depending upon the configuration. Signal clock (TCK) control (TMS) data out (TDO) data in (TDI) DIO Assignment Standard pins Alternative pins 26 27 28 29 36 37 38 40 Table 7: Hardware Debugger IO If doze mode is active when debugging is started, the processor will be woken and then respond to debugger commands. It is not possible to wake the device from sleep using the debug interface and debugging is not available while the device is sleeping. When using the debug interface, program execution is halted, and control of the CPU is handed to the debugger. The watchdog, tick timer and the timers described in Section 11 are stalled while the debugger is in control of the CPU. When control is handed from the CPU to the debugger or back a small number of CPU clock cycles are taken flushing or reloading the CPU pipeline. Because of this, when a program is halted by the debugger and then restarted again, a small number of tick timer cycles will elapse. It is possible to prevent all hardware debugging by blowing the relevant Efuse bit. For further information on how to program the eFuse, please contact technical support via the on-line tech-support system. The JTAG interface does not support boundary scan testing. It is recommended that the JN5142 is not connected as part of the board scan chain. 48 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 15 Two-Wire Serial Interface (I2C) The JN5142 includes industry standard I2C two-wire synchronous Serial Interface operates as a Master (MSIF) or Slave (SSIF) that provides a simple and efficient method of data exchange between devices. The system uses a serial data line (SIF_D) and a serial clock line (SIF_CLK) to perform bi-directional data transfers and includes the following features:
Common to both master and slave:
Compatible with both I2C and SMbus peripherals Support for 7 and 10-bit addressing modes Optional pulse suppression on signal inputs Master only:
Multi-master operation Software programmable clock frequency Clock stretching and wait state generation Software programmable acknowledge bit Interrupt or bit-polling driven byte-by-byte data-transfers Bus busy detection Slave only:
Programmable slave address Simple byte level transfer protocol Write data flow control with optional clock stretching or acknowledge mechanism Read data preloaded or provided as required The Serial Interface is accessed, depending upon the configuration, DIO14 and DIO15 or DIO16 and DIO17. This is enabled under software control. The following table details which DIO are used for the Serial Interface depending upon the configuration. Signal SIF_CLK SIF_D DIO Assignment Standard pins Alternative pins 38 40 1 2 Table 8: Two-Wire Serial Interface IO 15.1 Connecting Devices The clock and data lines, SIF_D and SIF_CLK, are alternate functions of DIO15 and DIO14 respectively. The serial interface function of these pins is selected when the interface is enabled. They are both bi-directional lines, connected internally to the positive supply voltage via weak (45k) programmable pull-up resistors. However, it is recommended that external 4.7k pull-ups be used for reliable operation at high bus speeds, as shown in Figure 35. When the bus is free, both lines are HIGH. The output stages of devices connected to the bus must have an open-
drain or open-collector in order to perform the wired-AND function. The number of devices connected to the bus is solely dependent on the bus capacitance limit of 400pF. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 49 Figure 35: Connection Details 15.2 Clock Stretching Slave devices can use clock stretching to slow down the transfer bit rate. After the master has driven SIF_CLK low, the slave can drive SIF_CLK low for the required period and then release it. If the slaves SIF_CLK low period is greater than the masters low period the resulting SIF_CLK bus signal low period is stretched thus inserting wait states. Figure 36: Clock Stretching 15.3 Master Two-wire Serial Interface When operating as a master device, it provides the clock signal and a prescale register determines the clock rate, allowing operation up to 400kbit/s. Data transfer is controlled from the processor bus interface at a byte level, with the processor responsible for indicating when start, stop, read, write and acknowledge control should be generated. Write data written into a transmit buffer will be written out across the two-wire interface when indicated, and read data received on the interface is made available in a receive buffer. Indication of when a particular transfer has completed may be indicated by means of an interrupt or by polling a status bit. The first byte of data transferred by the device after a start bit is the slave address. The JN5142 supports both 7-bit and 10-bit slave addresses by generating either one or two address transfers. Only the slave with a matching address will respond by returning an acknowledge bit. The master interface provides a true multi-master bus including collision detection and arbitration that prevents data corruption. If two or more masters simultaneously try to control the bus, a clock synchronization procedure determines the bus clock. Because of the wired-AND connection of the interface, a high-to-low transition on the bus affects all connected devices. This means a high-to-low transition on the SIF_CLK line causes all concerned devices to count off their low period. Once the clock input of a device has gone low, it will hold the SIF_CLK line in that state until the clock high state is reached when it releases the SIF_CLK line. Due to the wired-AND connection, the SIF_CLK line will therefore be held low by the device with the longest low period, and held high by the device with the shortest high period. 50 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 SIF_CLKSIF_DVDDD1_OUTD1_INCLK1_INCLK1_OUTD2_INCLK2_INCLK2_OUTDEVICE 1DEVICE 2RPRPPullupResistorsD2_OUTJN5142SIFDIO14DIO15SIF_CLKSIF_CLKSIF_CLKMaster SIF_CLKSlave SIF_CLKWired-AND SIF_CLKClock held lowby Slave Figure 37: Multi-Master Clock Synchronisation After each transfer has completed, the status of the device must be checked to ensure that the data has been acknowledged correctly, and that there has been no loss of arbitration. (N.B. Loss of arbitration may occur at any point during the transfer, including data cycles). An interrupt will be generated when arbitration has been lost. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 51 SIF_CLK1SIF_CLK2SIF_CLKMaster1 SIF_CLKMaster2 SIF_CLKWired-AND SIF_CLKStart countinglow periodStart countinghigh periodWaitState 15.4 Slave Two-wire Serial Interface When operating as a slave device, the interface does not provide a clock signal, although it may drive the clock signal low if it is required to apply clock stretching. Only transfers whose address matches the value programmed into the interfaces address register are accepted. The interface allows both 7 and 10 bit addresses to be programmed, but only responds with an acknowledge to a single address. Addresses defined as reserved will not be responded to, and should not be programmed into the address register. A list of reserved addresses is shown in Table 9. Address 0000 000 0000 001 0000 010 0000 011 0000 1XX 1111 1XX 1111 0XX Name Behaviour General Call/Start Byte CBUS address Reserved Reserved Hs-mode master code Reserved 10-bit address Ignored Ignored Ignored Ignored Ignored Ignored Only responded to if 10 bit address set in address register Table 9 : List of two-wire serial interface reserved addresses Data transfer is controlled from the processor bus interface at a byte level, with the processor responsible for taking write data from a receive buffer and providing read data to a transmit buffer when indicated. A series of interrupt status bits are provided to control the flow of data. For writes, in to the slave interface, it is important that data is taken from the receive buffer by the processor before the next byte of data arrives. To enable this, the interface may be configured to work in two possible backoff modes:
Not Acknowledge mode where the interface returns a Not Acknowledge (NACK) to the master if more data is received before the previous data has been taken. This will lead to the termination of the current data transfer. Clock Stretching mode where the interface holds the clock line low until the previous data has been taken. This will occur after transfer of the next data but before issuing an acknowledge For reads, from the slave interface, the data may be preloaded into the transmit buffer when it is empty (i.e. at the start of day, or when the last data has been read), or fetched each time a read transfer is requested. When using data preload, read data in the buffer must be replenished following a data write, as the transmit and received data is contained in a shared buffer. The interface will hold the bus using clock stretching when the transmit buffer is empty. Interrupts may be triggered when:
Data Buffer read data is required a byte of data to be read should be provided to avoid the interface from clock stretching Data Buffer read data has been taken this indicates when the next data may be preloaded into the data buffer Data Buffer write data is available a byte of data should be taken from the data buffer to avoid data backoff as defined above The last data in a transfer has completed i.e. the end of a burst of data, when a Stop or Restart is seen A protocol error has been spotted on the interface 52 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 16 Random Number Generator A random number generator is provided which creates a 16-bit random number each time it is invoked. Consecutive calls can be made to build up any length of random number required. Each call takes approximately 0.25msec to complete. Alternatively, continuous generation mode can be used where a new number is generated approximately every 0.25msec. In either mode of operation an interrupt can be generated to indicate when the number is available, or a status bit can be polled. The random bits are generated by sampling the state of the 32MHz clock every 32kHz system clock edge. As these clocks are asynchronous to each other, each sampled bit is unpredictable and hence random. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 53 17 Analogue Peripherals The JN5142 contains a number of analogue peripherals allowing the direct connection of a wide range of external sensors and switches. Figure 38: Analogue Peripherals In order to provide good isolation from digital noise, the analogue peripherals and radio are powered by the radio regulator, which is supplied from the analogue supply VDD1 and referenced to analogue ground VSSA. A reference signal Vref for the ADC can be selected between an internal bandgap reference or an external voltage reference supplied to the VREF pin. ADC input 2 cannot be used if an external reference is required as this uses the same pin as VREF. Note also that ADC3 and ADC4 use the same pins as DIO0/SPISEL1 and DIO1/SPISEL2 respectively. These pins can only be used for the ADC if they are not required for their alternative functions. Similarly, the comparator inputs are shared with DIO16/SIF_CLK and DIO17/SIF_D. If used for their analogue functions, these DIOs must be put into a passive state by setting them to Inputs with their pull-ups disabled. The ADC is clocked from a common clock source derived from the 16MHz clock 17.1 Analogue to Digital Converter The 8-bit analogue to digital converter (ADC) uses a successive approximation design to perform high accuracy conversions as typically required in wireless sensor network applications. It has six multiplexed single-ended input channels: four available externally, one connected to an internal temperature sensor, and one connected to an internal supply monitoring circuit. 54 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 ADCProcessor BusSupply Voltage(VDD1)Comparator 1COMP1M (DIO17)COMP1P (DIO16)ADC1VREF/ADC2ADC3 (DIO0)ADC4 (DIO1)VrefInternal ReferenceVref SelectChip BoundaryTempSensor 17.1.1 Operation The input range of the ADC can be set between 0V to either the reference voltage or twice the reference voltage. The reference can be either taken from the internal voltage reference or from the external voltage applied to the VREF pin. For example, an external reference of 1.2V supplied to VREF may be used to set the ADC range between 0V and 2.4V. VREF Gain Setting Maximum Input Range Supply Voltage Range (VDD) 1.2V 1.6V 1.2V 1.6V 0 0 1 1 1.2V 1.6V 2.4V 3.2V 2.2V - 3.6V 2.2V - 3.6V 2.6V - 3.6V 3.4V - 3.6V Table 10: ADC Maximum Input Range The input clock to the ADC is 16MHz and can be divided down to 2MHz, 1MHz, 500kHz and 250kHz. During an ADC conversion the selected input channel is sampled for a fixed period and then held. This sampling period is defined as a number of ADC clock periods and can be programmed to 2, 4, 6 or 8. The conversion rate is ((3 x Sample period)
+ 10) clock periods. For example for 500kHz conversion with sample period of 2 will be (3 x 2) + 10 = 16 clock periods, 32secs or 31.25kHz. The ADC can be operated in either a single conversion mode or alternatively a new conversion can be started as soon as the previous one has completed, to give continuous conversions. If the source resistance of the input voltage is 1k or less, then the default sampling time of 2 clocks should be used. The input to the ADC can be modelled as a resistor of 5k(typ) and 10k (max) to represent the on-resistance of the switches and the sampling capacitor 8pF. The sampling time required can then be calculated, by adding the sensor source resistance to the switch resistance, multiplying by the capacitance giving a time constant. Assuming normal exponential RC charging, the number of time constants required to give an acceptable error can be calculated, 6 time constants gives an error of 0.25%, so for 8-bit accuracy 7 time constants should be the target. For a source with zero resistance, 7 time constants is 560 nsecs, hence the smallest sampling window of 2 clock periods can be used. Figure 39: ADC Input Equivalent Circuit The ADC sampling period, input range and mode (single shot or continuous) are controlled through software. When the ADC conversion is complete, an interrupt is generated. Alternatively the conversion status can be polled. When operating in continuous mode, it is recommended that the interrupt is used to signal the end of a conversion, since conversion times may range from 8 to 136 secs. Polling over this period would be wasteful of processor bandwidth. To facilitate averaging of the ADC values, which is a common practice in microcontrollers, a dedicated accumulator has been added, the user can define the accumulation to occur over 2,4,8 or 16 samples. The end of conversion interrupt can be modified to occur at the end of the chosen accumulation period, alternatively polling can still be used. Software can then be used to apply the appropriate rounding and shifting to generate the average value, as well as setting up the accumulation function. For detailed electrical specifications, see Section 19.3.6. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 55 ADCpin5 K8 pFSampleSwitchADCfrontend 17.1.2 Supply Monitor The internal supply monitor allows the voltage on the analogue supply pin VDD1 to be measured. This is achieved with a potential divider that reduces the voltage by a factor of 0.666, allowing it to fall inside the input range of the ADC when set with an input range twice the internal voltage reference. The resistor chain that performs the voltage reduction is disabled until the measurement is made to avoid a continuous drain on the supply. 17.1.3 Temperature Sensor The on chip temperature sensor can be used either to provide an absolute measure of the device temperature or to detect changes in the ambient temperature. In common with most on chip temperature sensors, it is not trimmed and so the absolute accuracy variation is large; the user may wish to calibrate the sensor prior to use. The sensor forces a constant current through a forward biased diode to provide a voltage output proportional to the chip die temperature which can then be measured using the ADC. The measured voltage has a linear relationship to temperature as described in Section 19.3.12. Because this sensor is on chip, any measurements taken must account for the thermal time constants. For example, if the device just came out of sleep mode the user application should wait until the temperature has stabilised before taking a measurement. 17.2 Comparator The JN5142 contains one analogue comparator, COMP1, that is designed to have true rail-to-rail inputs and operate over the full voltage range of the analogue supply VDD1. The hysteresis level can be set to a nominal value of 0mV, 10mV, 20mV or 40mV. The source of the negative input signal for the comparator can be set to the internal voltage reference, the negative external pin (COMP1M, which uses the same pin as DIO17) or the positive external pin
(COMP1P, on the same pin as DIO16). The source of the positive input signal can be COMP1P or COMP1M. DIO16 and DIO17 cannot be used if the external comparator inputs are needed. The comparator output is routed to an internal register and can be polled, or can be used to generate interrupts. The comparator can be disabled to reduce power consumption. The comparator also has a low power mode where the response time of the comparator is slower than the normal mode, but the current required is greatly reduced, these figures are specified in Section 19.3.7. It is the only mode that may be used during sleep, where a transition through the threshold will wake the device. The wakeup action and the configuration for which edge of the comparator output will be active are controlled through software. In sleep mode the negative input signal source, must be configured to be driven from the external pins. 56 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 18 Power Management and Sleep Modes 18.1 Operating Modes Three operating modes are provided in the JN5142 that enable the system power consumption to be controlled carefully to maximise battery life. Active Processing Mode Sleep Mode Deep Sleep Mode The variation in power consumption of the three modes is a result of having a series of power domains within the chip that may be controllably powered on or off. 18.1.1 Power Domains The JN5142 has the following power domains:
VDD Supply Domain: supplies the wake-up timers and controller, DIO blocks, Comparator, SVM and BOR plus Fast RC, 32kHz RC and crystal oscillators. This domain is driven from the external supply (battery) and is always powered. The wake-up timers and controller, and the 32kHz RC and crystal oscillators may be powered on or off in sleep mode through software control. Digital Logic Domain: supplies the digital peripherals, CPU, ROM, Baseband controller, Modem and Encryption processor. It is powered off during sleep mode. RAM Domain: supplies the RAM during sleep mode to retain the memory contents. It may be powered on or off for sleep mode through software control. Radio Domain: supplies the radio interface, ADCs and temperature sensor. It is powered during transmit and receive and when the analogue peripherals are enabled. It is controlled by the baseband processor and is powered off during sleep mode. The current consumption figures for the different modes of operation of the device is given in Section 19.2.2. 18.2 Active Processing Mode Active processing mode in the JN5142 is where all of the application processing takes place. By default, the CPU will execute at the selected clock speed executing application firmware. All of the peripherals are available to the application, as are options to actively enable or disable them to control power consumption; see specific peripheral sections for details. Whilst in Active processing mode there is the option to doze the CPU but keep the rest of the chip active; this is particularly useful for radio transmit and receive operations, where the CPU operation is not required therefore saving power. 18.2.1 CPU Doze Whilst in doze mode, CPU operation is stopped but the chip remains powered and the digital peripherals continue to run. Doze mode is entered through software and is terminated by any interrupt request. Once the interrupt service routine has been executed, normal program execution resumes. Doze mode uses more power than sleep and deep sleep modes but requires less time to restart and can therefore be used as a low power alternative to an idle loop. Whilst in CPU doze the current associated with the CPU is not consumed, therefore the basic device current is reduced as shown in the figures in Section 19.2.2.1. 18.3 Sleep Mode The JN5142 enters sleep mode through software control. In this mode most of the internal chip functions are shutdown to save power, however the state of DIO pins are retained, including the output values and pull-up enables, and this therefore preserves any interface to the outside world. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 57 When entering into sleep mode, there is an option to retain the RAM contents throughout the sleep period. If the wakeup timers are not to be used for a wakeup event and the application does not require them to run continually, then power can be saved by switching off the 32kHz oscillator if selected as the 32kHz system clock through software control. The oscillator will be restarted when a wakeup event occurs. Whilst in sleep mode one of four possible events can cause a wakeup to occur: transitions on DIO inputs, expiry of wakeup timers, pulse counters maturing or comparator events. If any of these events occur, and the relevant interrupt is enabled, then an interrupt is generated that will cause a wakeup from sleep. It is possible for multiple wakeup sources to trigger an event at the same instant and only one of them will be accountable for the wakeup period. It is therefore necessary in software to remove all other pending wakeup events prior to requesting entry back into sleep mode; otherwise, the device will re-awaken immediately. When wakeup occurs, a similar sequence of events to the reset process described in Section 6.1 happens, including the checking of the supply voltage by the Brown Out Detector 6.4. The High-Speed RC oscillator is started up, once stable the power to CPU system is enabled and the reset is removed. Software determines that this is a reset from sleep and so commences with the wakeup process. If RAM contents were held through sleep, wakeup is quicker as the application program does not have to be reloaded from Flash memory. See Section 19.3.4 for wake-up timings. 18.3.1 Wakeup Timer Event The JN5142 contains two 35-bit wakeup timers that are counters clocked from the 32kHz oscillator, and can be programmed to generate a wake-up event. Following a wakeup event, the timers continue to run. These timers are described in Section 11.3. Timer events can be generated from both of the two timers; one is intended for use by the 802.15.4 protocol, the other being available for use by the Application running on the CPU. These timers are available to run at any time, even during sleep mode. 18.3.2 DIO Event Any DIO pin when used as an input has the capability, by detecting a transition, to generate a wake-up event. Once this feature has been enabled the type of transition can be specified (rising or falling edge). Even when groups of DIO lines are configured as alternative functions such as the UARTs or Timers etc, any input line in the group can still be used to provide a wakeup event. This means that an external device communicating over the UART can wakeup a sleeping device by asserting its RTS signal pin (which is the CTS input of the JN5142). 18.3.3 Comparator Event The comparator can generate a wakeup interrupt when a change in the relative levels of the positive and negative inputs occurs. The ability to wakeup when continuously monitoring analogue signals is useful in ultra-low power applications. For example, the JN5142 can remain in sleep mode until the voltage drops below a threshold and then be woken up to deal with the alarm condition. 18.3.4 Pulse Counter The JN5142 contains two 16 bit pulse counters that can be programmed to generate a wake-up event. Following the wakeup event the counters will continue to operate and therefore no pulse will be missed during the wake-up process. These counters are described in Section 12. To minimise sleep current it is possible to disable the 32K RC oscillator and still use the pulse counters to cause a wake-up event, provided debounce mode is not required. 18.4 Deep Sleep Mode Deep sleep mode gives the lowest power consumption. All switchable power domains are off and certain functions in the VDD supply power domain, including the 32kHz oscillator are stopped. This mode can be exited by a power down, a hardware reset on the RESETN pin, or a DIO event. The DIO event in this mode causes a chip reset to occur. 58 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 19 Electrical Characteristics 19.1 Maximum Ratings Exceeding these conditions may result in damage to the device. Parameter Device supply voltage VDD1, VDD2 Supply voltage at voltage regulator bypass pins VB_xxx Voltage on analogue pins XTALOUT, XTALIN, VCOTUNE, RF_IN. Voltage on analogue pins VREF, ADC1, IBIAS Voltage on 5v tolerant digital pins SPICLK, SPIMOSI, SPIMISO, SPISEL0, DIO2-8 & DIO11-14, RESETN Voltage on 3v tolerant digital pins DIO0, DIO1, DIO9, DIO10, DIO15-17 Storage temperature Reflow soldering temperature according to IPC/JEDEC J-STD-020C ESD rating Human Body Model 1 Charged Device Model 2
(Exception XTALOUT 350V ) Min
-0.3V
-0.3V Max 3.6V 1.98V
-0.3V VB_xxx + 0.3V
-0.3V
-0.3V
-0.3V
-40C VDD1 + 0.3V Lower of (VDD2 + 2V) and 5.5V VDD2 + 0.3V 150C 260C 2.0kV 500V 1) Testing for Human Body Model discharge is performed as specified in JEDEC Standard JESD22-A114. 2) Testing for Charged Device Model discharge is performed as specified in JEDEC Standard JESD22-C101. 19.2 DC Electrical Characteristics 19.2.1 Operating Conditions Supply VDD1, VDD2 Standard Ambient temperature range Extended Ambient temperature range Min 2.0V
-40C
-40C Max 3.6V 85C 125C In the following sections typical is defined as 25C and VDD1,2 =3V Most parameter values cover the extended temperature range up to 125 C, where this is not the case, two values are given, the value in italics type face is for standard temperature range up to 85C and the value in bold is for the extended range. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 59 19.2.2 DC Current Consumption VDD = 2.0 to 3.6V, -40 to +125 C 19.2.2.1 Active Processing Mode:
Min Typ Max Unit Notes CPU processing 32,16,8,4,2 or 1MHz Radio transmit Radio receive 2100 +
220/MHz 14.8 16.5 A mA mA SPI, GPIOs enabled. When in CPU doze the current related to CPU speed is not consumed. CPU in software doze radio transmitting CPU in software doze radio in receive mode The following current figures should be added to those above if the feature is being used ADC Comparator UART Timer 2-wire serial interface (I2C) 19.2.2.2 Sleep Mode Mode:
Min Sleep mode with I/O wakeup Sleep mode with I/O and RC Oscillator timer wakeup measured at 25C 32kHz crystal oscillator 655 73/0.8 90 30 70 Typ 0.12 0.73 1.5 A Temperature sensor and battery measurements require ADC A Normal/low-power A For each UART A For each Timer A Max Unit Notes A Waiting on I/O event A As above, but also waiting on timer event. If both wakeup timers are enabled then add another 0.05A A As alternative sleep timer The following current figures should be added to those above if the feature is being used RAM retention measured at 25C Comparator (low-power mode) 0.7 0.8 A For full 32KB retained A Reduced response time 19.2.2.3 Deep Sleep Mode Mode:
Deep sleep mode measured at 25C Min Typ 100 Max Unit Notes nA Waiting on chip RESET or I/O event 60 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 19.2.3 I/O Characteristics VDD = 2.0 to 3.6V, -40 to +125 C, italic +85 C Bold +125 C Parameter Internal DIO pullup resistors Internal RESETN pullup resistor Min 22 26 39 45 158 189 287 338 Digital I/O High Input VDD2 x 0.7
(DIO0,1, 9,10, 15 - 17)
(Remaining digital pins) VDD2 x 0.7 Digital I/O low Input Digital I/O input hysteresis
-0.3 140 DIO High O/P (2.7-3.6V) VDD2 x 0.8 DIO Low O/P (2.7-3.6V) 0 DIO High O/P (2.2-2.7V) VDD2 x 0.8 DIO Low O/P (2.2-2.7V) 0 DIO High O/P (2.0-2.2V) VDD2 x 0.8 DIO Low O/P (2.0-2.2V) 0 Current sink/source capability IIL - Input Leakage Current IIH - Input Leakage Current 19.3 AC Characteristics Typ 33 40 61 71 231 287 450 531 230 4 3 2.5 Max 48, 51 59, 63 93, 97 109, 113 335. 353 425, 448 680, 705 803, 825 VDD2 Lower of (VDD2 +
2V) and 5.5V VDD2 x 0.27 310 VDD2 0.4 VDD2 0.4 VDD2 0.4 15, 50 15, 50 Unit k k V V mV V V V V V V Notes VDD2 = 3.6V VDD2 = 3.0V VDD2 = 2.2V VDD2 = 2.0V VDD2 = 3.6V VDD2 = 3.0V VDD2 = 2.2V VDD2 = 2.0V With 4mA load With 4mA load With 3mA load With 3mA load With 2.5mA load With 2.5mA load mA VDD2 = 2.7V to 3.6V VDD2 = 2.2V to 2.7V VDD2 = 2.0V to 2.2V nA nA Vcc = 3.6V, pin low Vcc = 3.6V, pin high 19.3.1 Reset and Supply Voltage Monitor Figure 40: Internal Power-on Reset without Showing Brown-Out NXP Laboratories UK 2012 JN-DS-JN5142 1v0 61 RESETNInternal RESETVDDVPOTtSTAB Figure 41: Externally Applied Reset VDD = 2.0 to 3.6V, -40 to +125 C Parameter External Reset pulse width to initiate reset sequence
(tRST) Min 1 External Reset threshold voltage (VRST) VDD2 x 0.7 Internal Power-on Reset threshold voltage (VPOT) Rise/fall time > 10mS Spike Rejection Square wave pulse 1us Triangular wave pulse 10us Reset stabilisation time
(tSTAB) Supply Voltage Monitor Threshold Voltage (VTH) Supply Voltage Monitor Hysteresis (VHYS) 1.88 1.92 2.03 2.12 2.22 2.31 2.60 2.89 Unit s V V V Notes Assumes internal pullup resistor value of 100K worst case and
~5pF external capacitance Minimum voltage to avoid being reset Rising Falling Depth of pulse to trigger reset s Note 1 V Configurable threshold with 8 levels mV Corresponding to the 8 threshold levels Typ Max 2.02 2.06 2.17 2.28 2.38 2.48 2.79 3.10 1.47 1.42 1.2 1.3 45 1.96 2.00 2.11 2.21 2.31 2.41 2.71 3.01 43 46 50 57 63 70 85 100 1 Time from release of reset to start of executing ROM code. Loading program from Flash occurs in addition to this. 62 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Internal RESETRESETNVRSTtSTABtRST Figure 42: Power-on Reset Followed By Brown-out Detect 19.3.2 SPI Master Timing Parameter Symbol Clock period Data setup time Data hold time Data invalid period Select set-up period Select hold period tCK tSI tHI tVO tSSS tSSH Figure 43: SPI Timing (Master) Min 62.5 16.7 @ 3.3V 18.2 @ 2.7V 21.0 @ 2.0V 0
60 30 (SPICLK = 16MHz) 0 (SPICLK<16MHz, mode=0 or 2) 60 (SPICLK<16MHz, mode=1 or 3) Max Unit
15
ns ns ns ns ns ns NXP Laboratories UK 2012 JN-DS-JN5142 1v0 63 VTH + VHYSVTHDVDDInternal PORInternal BOResetVPOTtSSHtSSStCKtSItHIMOSI(mode=1,3)SSMOSI(mode=0,2)MISO(mode=0,2)MISO(mode=1,3)tVOtVOCLK(mode=0,1)tSItHICLK(mode=2,3) 19.3.3 Two-wire Serial Interface Figure 44: Two-wire Serial Interface Timing Standard Mode Fast Mode Parameter Symbol SIF_CLK clock frequency Hold time (repeated) START condition. After this period, the first clock pulse is generated LOW period of the SIF_CLK clock HIGH period of the SIF_CLK clock Set-up time for repeated START condition Data setup time SIF_D Rise Time SIF_D and SIF_CLK Fall Time SIF_D and SIF_CLK Set-up time for STOP condition Bus free time between a STOP and START condition Pulse width of spikes that will be suppressed by input filters (Note 1) Capacitive load for each bus line Noise margin at the LOW level for each connected device (including hysteresis) Noise margin at the HIGH level for each connected device (including hysteresis) Min 0 4 4.7 4 4.7 0.25
4 4.7
0.1VDD fSCL tHD:STA tLOW tHIGH tSU:STA tSU:DAT tR tF tSU:STO tBUF tSP Cb Vnl Vnh 0.2VDD Max 100
Min 0 0.6 1.3 0.6 0.6 0.1 1000 20+0.1Cb 300 20+0.1Cb
60 400
0.6 1.3
0.1VDD 0.2VDD Unit Max 400 kHz
300 300
60 400
s s s s s ns ns s s ns pF V V Note 1: This figure indicates the pulse width that is guaranteed to be suppressed. Pulse with widths up to 125nsec may also get suppressed. 19.3.4 Wakeup and Boot Load Timings Parameter Min Time for crystal to stabilise ready to run CPU Time for crystal to stabilise ready for radio activity Wake up from Deep Sleep or from Sleep (memory not held) Wake up from Sleep
(memory held) Wake up from CPU Doze mode Typ 0.74 1.0 0.05 + 0.5*
program size in KBytes 45 0.2 Max Unit ms Notes Reached oscillator amplitude threshold ms ms s Assumes SPI clock to external Flash is 16MHz Start-up runs from High-Speed RC oscillator s 64 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 tBUFSrPSStLOWtHD;STAtFtRtHD;DATtHIGHtSU;DATtSU;STAtHD;STAtSU;STOtSPtRtFSIF_DSIF_CLK 19.3.5 Bandgap Reference VDD = 2.0 to 3.6V, -40 to +125C, italic +85 C Bold +125 C Parameter Voltage DC power supply rejection Temperature coefficient Point of inflexion Min Typ Max Unit Notes 1.156, 1.154 1.192 1.216 V 58
-30
+35
-60
+5
+15 dB at 25C ppm/C 20 to 85C
-40C to 20C 20 to 125 C
-40C to 85C C 19.3.6 Analogue to Digital Converters VDD = 3.0V, VREF = 1.2V, -40 to +125C, italic +85 C Bold +125 C Parameter Resolution Current consumption Integral nonlinearity Min Differential nonlinearity
-0.5 Offset error Gain error Internal clock No. internal clock periods to sample input Typ 655 1, 1.2
-10
-20
+10
+20 0.25,0.5 or 1.0 2, 4, 6 or 8 Max Unit Notes 8 bits 500kHz Clock A LSB
+0.5 LSB Guaranteed monotonic mV mV 0 to Vref range 0 to 2Vref range 0 to Vref range 0 to 2Vref range MHz 16MHz input clock, 16,32or 64 Programmable Conversion time Input voltage range 16 0.04 136 Vref or 2*Vref s V Programmable Switchable. Refer to 17.1.1 Vref (Internal) See Section 19.3.5 Vref (External) 1.15 1.2 1.6 V Allowable range into VREF pin Input capacitance 8 pF In series with 5K ohms NXP Laboratories UK 2012 JN-DS-JN5142 1v0 65 19.3.7 Comparator VDD = 2.0 to 3.6V -40 to +125C, italic +85 C Bold +125 C Parameter Min Analogue response time
(normal) Total response time
(normal) including delay to Interrupt controller Analogue response time
(low power) Hysteresis Vref (Internal) Common Mode input range Current (normal mode) Current (low power mode) 4 12 28 0 54 Max Unit Notes Typ 85 125,130 105
+ 125,130 ns ns 2.4 2.8 s
+/- 250mV overdrive 10pF load Digital delay can be up to a max. of two 16MHz clock periods
+/- 250mV overdrive No digital delay 10 20 40 16, 17 26, 29 50, 55 See Section 19.3.5 73 0.8 Vdd 102, 110 1.1, 1.2 mV Programmable in 3 steps and zero V V A A 19.3.8 32kHz RC Oscillator VDD = 2.0 to 3.6V, -40 to +125 C, italic +85 C Bold +125 C Parameter Current consumption of cell and counter logic Min Typ 680 600 500 Max 830, 930 750, 850 650, 710 Unit nA 3.6V 3.0V 2.0V Notes 32kHz clock native accuracy Calibrated 32kHz accuracy Variation with temperature Variation with VDD2
-30%
32kHz
+30%
Typical is at 3.0V 25C 250
-0.010
-1.8 ppm For a 1 second sleep period calibrating over 20 x 32kHz clock periods
%/C
%/V 66 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 19.3.9 32kHz Crystal Oscillator VDD = 2.0 to 3.6V, -40 to +125C, italic +85 C Bold +125 C Parameter Min Current consumption of cell and counter logic Start up time Input capacitance Transconductance External Capacitors
(CL=9pF) Amplitude at Xout Typ 1.5 0.8 1.4 17 15 Vdd-0.2 Max Unit Notes 1.75, 2.0 A s This is sensitive to the ESR of the crystal, Vdd and total capacitance at each pin Assuming xtal with ESR of less than 40kohms and CL= 9pF External caps =
15pF
(Vdd/2mV pk-pk) see Appendix B pF Bondpad and package A/V pF Total external capacitance needs to be 2*CL, allowing for stray capacitance from chip, package and PCB Vp-p 19.3.10 32MHz Crystal Oscillator VDD = 2.0 to 3.6V, -40 to +125C, italic +85 C Bold +125 C Parameter Current consumption Start up time Input capacitance Min 300 Typ Max Unit Notes 375 450, 500 0.74 1.4 A ms Excluding bandgap ref. Assuming xtal with ESR of less than 40ohms and CL= 9pF External caps = 15pF see Appendix B pF Bondpad and package Transconductance 3.65, 3.55 4.30 5.16 mA/V 390/425 375/405 425/465 470/520 mV 15 320 pF Total external capacitance needs to be 2*CL, allowing for stray capacitance from chip, package and PCB mVp-p Threshold detection accessible via API DC voltages, XTALIN/XTALOUT External Capacitors
(CL=9pF) Amplitude detect threshold NXP Laboratories UK 2012 JN-DS-JN5142 1v0 67 19.3.11 High-Speed RC Oscillator VDD = 2.0 to 3.6V, -40 to +125C, italic +85 C Bold +125 C Parameter Min Current consumption of cell 81 Typ 145 250, 275 A Max Unit Notes Clock native accuracy
-20%
27MHz
+26%
Calibrated centre frequency accuracy
-7%
32.1MHz
+7.5%
Variation with temperature
-0.035, -0.025
-0.015, 0.010
%/C Variation with VDD2
-0.65
-0.35
-0.2, +0.1
%/V Startup time 2.4 us 19.3.12 Temperature Sensor VDD = 2.0 to 3.6V, -40 to +125C, italic +85 C Bold +125 C Parameter Operating Range Sensor Gain Accuracy Non-linearity Min
-40
-1.44
Output Voltage 630, 570 Typ
-1.55
Typical Voltage Resolution 0.154 745 0.182 Max 125
-1.66 10 2.5, 3.5 855 Unit C mV/C C C mV mV Notes Includes absolute variation due to manufacturing & temp Typical at 3.0V 25C 0.209 C/LSB 0 to Vref ADC I/P Range 68 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 19.3.13 Radio Transceiver This JN5142 meets all the requirements of the IEEE802.15.4 standard over 2.0 - 3.6V and offers the following improved RF characteristics. All RF characteristics are measured single ended. This part also meets the following regulatory body approvals, when used with NXPs Module Reference Designs. Compliant with FCC part 15, rules, IC Canada, ETSI ETS 300-328 and Japan ARIB STD-T66 The PCB schematic and layout rules detailed in Appendix B.4 must be followed. Failure to do so will likely result in the JN5142 failing to meet the performance specification detailed herein and worst case may result in device not functioning in the end application. Parameter Min Typical Max Notes RF Port Characteristics Type Impedance 1 50ohm Single Ended 2.4-2.5GHz Frequency range 2.400 GHz 2.485GHz ESD levels (pin 17) 2KV (HBM) 500v (CDM) 1) With external matching inductors and assuming PCB layout as in Appendix B.4. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 69 Radio Parameters: 2.0-3.6V, +25C Parameter Min Typical Max Unit Notes Receiver Characteristics Receive sensitivity
-92
-95 Maximum input signal Adjacent channel rejection (-1/+1 ch)
[CW Interferer]
Alternate channel rejection (-2/+2 ch)
[CW Interferer]
Other in band rejection 2.4 to 2.4835 GHz, excluding adj channels Out of band rejection Spurious emissions
(RX) Intermodulation protection
+10 19/34
[27/49]
40/45
[54/54]
48 52
-61 40 dBm dBm dBc Nominal for 1% PER, as per 802.15.4 Section 6.5.3.3 For 1% PER, measured as sensitivity For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER with wanted signal 3dB above sensitivity. (Note1) dBc dBm
<-70
-58 dB For 1% PER with wanted signal 3dB above sensitivity. All frequencies except wanted/2 which is 8dB lower. (Note1) Measured conducted into 50ohms 30MHz to 1GHz 1GHz to 12GHz For 1% PER at with wanted signal 3dB above sensitivity. Modulated Interferers at 2 & 4 channel separation (Note1)
-95 to -10dBm. Available through Hardware API RSSI linearity
-4
+4 dB Transmitter Characteristics Transmit power
+0.5
+2.5 Output power control range Spurious emissions
(TX) EVM [Offset]
Transmit Power Spectral Density
-35
-40 10 [2.0]
-38
<-70
<-70 15
-20 dBm dB In three 12dB steps (Note3) dBm Measured conducted into 50ohms 30MHz to 1GHz, 1GHz to12.5GHz, The following exceptions apply 1.8 to 1.9GHz & 5.15 to 5.3GHz
At maximum output power dBc At greater than 3.5MHz offset, as per 802.15.4, Section 6.5.3.1 70 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Radio Parameters: 2.0-3.6V, -40C Parameter Min Typical Max Unit Notes Receiver Characteristics Receive sensitivity
-93.5
-96.5 Maximum input signal Adjacent channel rejection (-1/+1 ch)
[CW Interferer]
Alternate channel rejection (-2/+2 ch)
[CW Interferer]
Other in band rejection 2.4 to 2.4835 GHz, excluding adj channels Out of band rejection Spurious emissions
(RX) Intermodulation protection
+10 19/34
[TBC]
40/45
[TBC]
47 49
-60 39 dBm dBm dBc Nominal for 1% PER, as per 802.15.4 Section 6.5.3.3 For 1% PER, measured as sensitivity For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER with wanted signal 3dB above sensitivity. (Note1) dBc dBm
<-70
-57 dB For 1% PER with wanted signal 3dB above sensitivity. All frequencies except wanted/2 which is 8dB lower. (Note1) Measured conducted into 50ohms 30MHz to 1GHz 1GHz to 12GHz For 1% PER at with wanted signal 3dB above sensitivity. Modulated Interferers at 2 & 4 channel separation (Note1)
-95 to -10dBm. Available through Hardware API RSSI linearity
-4
+4 dB Transmitter Characteristics Transmit power
+0.75
+2.75 Output power control range Spurious emissions
(TX) EVM [Offset]
Transmit Power Spectral Density
-35
-40 9 [2.0]
-38
<-70
<-70 15
-20 dBm dB In three 12dB steps (Note3) dBm Measured conducted into 50ohms 30MHz to 1GHz, 1GHz to12.5GHz, The following exceptions apply 1.8 to 1.9GHz & 5.15 to 5.3GHz
At maximum output power dBc At greater than 3.5MHz offset, as per 802.15.4, Section 6.5.3.1 NXP Laboratories UK 2012 JN-DS-JN5142 1v0 71 Radio Parameters: 2.0-3.6V, +85C Parameter Min Typical Max Unit Notes Receiver Characteristics Receive sensitivity
-90
-93 Maximum input signal Adjacent channel rejection (-1/+1 ch)
[CW Interferer]
Alternate channel rejection (-2/+2 ch)
[CW Interferer]
Other in band rejection 2.4 to 2.4835 GHz, excluding adj channels Out of band rejection Spurious emissions
(RX) Intermodulation protection
+5 19/34
[TBC]
40/45
[TBC]
49 53
-62 41 dBm dBm dBc Nominal for 1% PER, as per 802.15.4 Section 6.5.3.3 For 1% PER, measured as sensitivity For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER with wanted signal 3dB above sensitivity. (Note1) dBc dBm
<-70
-59 dB For 1% PER with wanted signal 3dB above sensitivity. All frequencies except wanted/2 which is 8dB lower. (Note1) Measured conducted into 50ohms 30MHz to 1GHz 1GHz to 12GHz For 1% PER at with wanted signal 3dB above sensitivity. Modulated Interferers at 2 & 4 channel separation (Note1)
-95 to -10dBm. Available through Hardware API RSSI linearity
-4
+4 dB Transmitter Characteristics Transmit power
-0.2
+1.8 Output power control range Spurious emissions
(TX) EVM [Offset]
Transmit Power Spectral Density
-35
-38 10 [2.0]
-38
<-70
<-70 15
-20 dBm dB In three 12dB steps (Note3) dBm Measured conducted into 50ohms 30MHz to 1GHz, 1GHz to12.5GHz, The following exceptions apply 1.8 to 1.9GHz & 5.15 to 5.3GHz
At maximum output power dBc At greater than 3.5MHz offset, as per 802.15.4, Section 6.5.3.1 72 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Radio Parameters: 2.0-3.6V, +125C Parameter Min Typical Max Unit Notes Receiver Characteristics Receive sensitivity
-88
-91 Maximum input signal Adjacent channel rejection (-1/+1 ch)
[CW Interferer]
Alternate channel rejection (-2/+2 ch)
[CW Interferer]
Other in band rejection 2.4 to 2.4835 GHz, excluding adj channels Out of band rejection Spurious emissions
(RX) Intermodulation protection 0 20/34
[TBC]
40/45
[TBC]
49 53
-64 41 dBm dBm dBc Nominal for 1% PER, as per 802.15.4 Section 6.5.3.3 For 1% PER, measured as sensitivity For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER, with wanted signal 3dB, above sensitivity. (Note1,2)
(modulated interferer) dBc For 1% PER with wanted signal 3dB above sensitivity. (Note1) dBc dBm
<-70
-61 dB For 1% PER with wanted signal 3dB above sensitivity. All frequencies except wanted/2 which is 8dB lower. (Note1) Measured conducted into 50ohms 30MHz to 1GHz 1GHz to 12GHz For 1% PER at with wanted signal 3dB above sensitivity. Modulated Interferers at 2 & 4 channel separation (Note1)
-95 to -10dBm. Available through Hardware API RSSI linearity
-4
+4 dB Transmitter Characteristics Transmit power
-0.8
+1.2 Output power control range Spurious emissions
(TX) EVM [Offset]
Transmit Power Spectral Density
-35
-37 10 [3.0]
-38
<-70
<-70 15
-20 dBm dB In three 12dB steps (Note3) dBm Measured conducted into 50ohms 30MHz to 1GHz, 1GHz to12.5GHz, The following exceptions apply 1.8 to 1.9GHz & 5.15 to 5.3GHz
At maximum output power dBc At greater than 3.5MHz offset, as per 802.15.4, Section 6.5.3.1 NXP Laboratories UK 2012 JN-DS-JN5142 1v0 73 Note1: Blocker rejection is defined as the value, when 1% PER is seen with the wanted signal 3dB above sensitivity, as per 802.15.4 Section 6.5.3.4 Note2: Channels 11,17,24 low/high values reversed. Note3: Up to an extra 2.5dB of attenuation is available if required. 74 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Appendix A Mechanical and Ordering Information A.1 SOT618-1 HVQFN40 40-pin QFN Package Drawing Figure 45: 40-pin QFN Package Drawings UNIT A max. mm 1 A1 b c D Dh E Eh e e1 e2 L v w y y1 0.05 0.00 0.30 0.18 0.2 6.1 5.9 4.75 4.45 6.1 5.9 4.75 4.45 0.5 4.5 4.5 0.5 0.3 0.1 0.05 0.05 0.1 Table 11: Package Dimensions Plastic or metal protrusions of 0.075 mm maximum per side are not included. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 75 A.2 Footprint information Information for reflow soldering. All dimensions are given in the table underneath. Figure 46: PCB Decal P Ax Ay Bx By C D SLx Sly SPx tot Spy tot SPx Spy Gx Gy Hx Hy 0.500 7.000 7.000 5.200 5.200 0.900 0.290 4.100 4.100 2.400 2.400 0.600 0.600 6.300 6.300 7.250 7.250 Table 12: Footprint Dimensions 76 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 The PCB schematic and layout rules detailed in Appendix B.4 must be followed. Failure to do so will likely result in the JN5142 failing to meet the performance specification detailed herein and worst case may result in device not functioning in the end application. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 77 A.3 Ordering Information The standard qualification for the JN5142 is extended industrial temperature range: -40C to +125C, packaged in a 40-pin QFN package. Ordering code format:
JN5142N / XXX XXX: ROM Variant:
001 J01 IEEE802.15.4, RF4CE and Active RFID JenNet-IP The device is available in two different reel quantities Tape mounted 4000 devices on a 330mm reel Tape mounted 1000 devices on a 180mm reel Order Codes:
Part Number Ordering Code Description JN5142-001 JN5142N/001 JN5142 microcontroller with 001 ROM JN5142-J01 JN5142N/J01 JN5142 microcontroller with J01 ROM The Standard Supply Multiple (SSM) for Engineering Samples or Prototypes is 50 units with a maximum of 250 units. If the quantity of Engineering Samples or Prototypes ordered is less than a reel quantity, then these will be shipped in tape form only, with no reel and will not be dry packaged in a moisture sensitive environment. The SSM for Production status devices is one reel, all reels are dry packaged in a moisture barrier bag see A.5.3. 78 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 A.4 Device Package Marking The diagram below shows the package markings for JN5142. The package on the left along with the legend information below it, shows the general format of package marking. The package on the right shows the specific markings for a JN5142 device, with revision B ROM software, that came from assembly build number 01 and was manufactured week 25 of 2011. Figure 47: Device Package Marking Legend:
JN XXXX S FF Y WW Family part code 4 digit part number Software ROM identifier letter 2 digit assembly build number 1 digit year number 2 digit week number Network Stack Ordering Code Part Marking IEEE802.15.4 & RF4CE JN5142N/001 JenNet-IP JN5142N/J01 JN5142B JN5142C NXP Laboratories UK 2012 JN-DS-JN5142 1v0 79 JN5142SXXXXXXXXXXFFXXXYWWXXJN5142BRUL28000YU01qSD125-XNXPNXP A.5 Tape and Reel Information A.5.1 Tape Orientation and Dimensions The general orientation of the 40QFN package in the tape is as shown in Figure 48. Figure 48: Tape and Reel Orientation Figure 49 shows the detailed dimensions of the tape used for 6x6mm 40QFN devices. Reference Ao Bo Ko F P1 W Dimensions (mm) 6.30 0.10 6.30 0.10 1.10 0.10 7.500 0.10 12.0 0.10 16.00 +0.30/-0.3
(I) Measured from centreline of sprocket hole to centreline of pocket
(II) Cumulative tolerance of 10 sprocket holes is 0.20mm
(III) Measured from centreline of sprocket hole to centreline of pocket
(IV) Other material available Figure 49: Tape Dimensions 80 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 A.5.2 Reel Information: 180mm Reel Surface Resistivity Between 1x1010 1x1012 Ohms Square Material High Impact Polystyrene, environmentally friendly, recyclable All dimensions and tolerances are fully compliant with EIA-481-B and are specified in millimetres. 6 window design with one window on each side blanked to allow adequate labelling space. Figure 50: Reel Dimensions NXP Laboratories UK 2012 JN-DS-JN5142 1v0 81 A.5.3 Reel Information: 330mm Reel Surface Resistivity Between 10e9 10e11 Ohms Square Material High Impact Polystyrene with Antistatic Additive All dimensions and tolerances are fully compliant with EIA-481-B and are specified in millimetres. 3 window design to allow adequate labelling space. Figure 51: 330mm Reel Dimensions A.5.4 Dry Pack Requirement for Moisture Sensitive Material Moisture sensitive material, as classified by JEDEC standard J-STD-033, must be dry packed. The 56 lead QFN package is MSL2A/260C, and is dried before sealing in a moisture barrier bag (MBB) with desiccant bag weighing at 67.5 grams of activated clay and a humidity indicator card (HIC) meeting MIL-L-8835 specification. The MBB has a moisture-sensitivity caution label to indicate the moisture-sensitive classification of the enclosed devices. 82 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Appendix B Development Support B.1 Crystal Oscillators This Section covers some of the general background to crystal oscillators, to help the user make informed decisions concerning the choice of crystal and the associated capacitors. B.1.1 Crystal Equivalent Circuit Where is the motional capacitance is the motional inductance. This together with defines the oscillation frequency (series) is the equivalent series resistance ( ESR ). is the shunt or package capacitance and this is a parasitic B.1.2 Crystal Load Capacitance The crystal load capacitance is the total capacitance seen at the crystal pins, from all sources. As the load capacitance (CL) affects the oscillation frequency by a process known as pulling, crystal manufacturers specify the frequency for a given load capacitance only. A typical pulling coefficient is 15ppm/pF, to put this into context the maximum frequency error in the IEEE802.15.4 specification is +/-40ppm for the transmitted signal. Therefore, it is important for resonance at 32MHz exactly, that the specified load capacitance is provided. The load capacitance can be calculated using:
Total capacitance Where is the capacitor component is the PCB parasitic capacitance. With the recommended layout this is about 1.6pF is the on-chip parasitic capacitance and is about 1.4pF typically. Similarly for Hence for a 9pF load capacitance, and a tight layout the external capacitors should be 15pF NXP Laboratories UK 2012 JN-DS-JN5142 1v0 83 CsLmCmRmC2C1mCmLmCmRSCCL2121TTTTCCCCinPTCCCC11111CPC1inC12TC B.1.3 Crystal ESR and Required Transconductance The resistor in the crystal equivalent circuit represents the energy lost. To maintain oscillation, power must be supplied by the amplifier, but how much? Firstly, the Pi connected capacitors C1 and C2 with CS from the crystal, apply an impedance transformation to Rm, when viewed from the amplifier. This new value is given by:
The amplifier is a transconductance amplifier, which takes a voltage and produces an output current. The amplifier together with the capacitors C1 and C2, form a circuit, which provides a negative resistance, when viewed from the crystal. The value of which is given by:
Where is the transconductance is the frequency in rad/s Derivations of these formulas can be easily found in textbooks. In order to give quick and reliable oscillator start-up, a common rule of thumb is to set the amplifier negative resistance to be a minimum of 4 times the effective crystal resistance. This gives This can be used to give an equation for the required transconductance. Example: Using typical 32MHz crystal parameters of
=1pF and capacitance of 9pF), the equation above gives the required transconductance (
=40,
=18pF ( for a load
) as 2.59mA/V. The JN5142 has a typical value for transconductance of 4.3mA/V The example and equation illustrate the trade-off that exists between the load capacitance and crystal ESR. For example, a crystal with a higher load capacitance can be used, but the value of max. ESR that can be tolerated is reduced. Also note, that the circuit sensitivity to external capacitance [ C1 , C2 ] is a square law. Meeting the criteria for start-up is only one aspect of the way these parameters affect performance, they also affect the time taken during start-up to reach a given, (or full), amplitude. Unfortunately, there is no simple mathematical model for this, but the trend is the same. Therefore, both a larger load capacitance and larger crystal ESR will give a longer start-up time, which has the disadvantages of reduced battery life and increased latency. 84 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 2LLSmmCCCRR221TTmNEGCCgRmg221TTmCCg24LLSmCCCR21221212])([4TTTTTTSmmCCCCCCCRgmRSC1TC2TCmg B.2 32MHz Oscillator The JN5142 contains the necessary on-chip components to build a 32 MHz reference oscillator with the addition of an external crystal resonator, two tuning capacitors. The schematic of these components are shown in Figure 52. The two capacitors, C1 and C2, will typically be 15pF 5% and use a COG dielectric. For a detailed specification of the crystal required and factors affecting C1 and C2 see Appendix B.1. As with all crystal oscillators the PCB layout is especially important, both to keep parasitic capacitors to a minimum and to reduce the possibility of PCB noise being coupled into the oscillator. Figure 52: Crystal Oscillator Connections The clock generated by this oscillator provides the reference for most of the JN5142 subsystems, including the transceiver, processor, memory and digital and analogue peripherals. 32MHz Crystal Requirements Parameter Min Typ Max Notes Crystal Frequency Crystal Tolerance Crystal ESR Range (Rm) 10 32MHz 40ppm Including temperature and ageing 60 See below for more details Crystal Load Capacitance Range (CL) 6pF 9pF 12pF See below for more details Not all Combinations of Crystal Load Capacitance and ESR are Valid Recommended Crystal Load Capacitance 9pF and max ESR 40 External Capacitors (C1 & C2) 15pF For recommended Crystal CL = 9pF, total external capacitance needs to be 2*CL. , allowing for stray capacitance from chip, package and PCB NXP Laboratories UK 2012 JN-DS-JN5142 1v0 85 XTALOUTC2C1R1XTALINJN5142 As is stated above, not all combinations of crystal load capacitance and ESR are valid, and as explained in Appendix B.1.3 there is a trade-off that exists between the load capacitance and crystal ESR to achieve reliable performance. For this reason, we recommend that for a 9pF load capacitance crystals be specified with a maximum ESR of 40 ohms. For lower load capacitances the recommended maximum ESR rises, for example, CL=7pF the max ESR is 61 ohms. For the lower cost crystals in the large HC49 package, a load capacitance of 9 or 10pF is widely available and the max ESR of 30 ohms specified by many manufacturers is acceptable. Also available in this package style, are crystals with a load capacitance of 12pF, but in this case the max ESR required is 25 ohms or better. Below is measurement data showing the variation of the crystal oscillator amplifier transconductance with temperature and supply voltage, notice how small the variation is. Circuit techniques have been used to apply compensation, such that the user need only design for nominal conditions.
V A m
e c n a t c u d n o c s n a r T 32MHz Crystal Oscillator 4.35 4.3 4.25 4.2 4.15 4.1
-40
-20 0 20 40 60 80 100 Temperature (C) 32MHz Crystal Oscillator 4.31
V A m
e c n a t c u d n o c s n a r T 4.3 4.29 4.28 86 2 2.2 2.4 2.6 2.8 3 3.2 3.4 3.6 Supply Voltage (VDD) JN-DS-JN5142 1v0 NXP Laboratories UK 2012 B.3 32kHz Oscillator In order to obtain more accurate sleep periods, the JN5142 contains the necessary on-chip components to build an optional 32kHz oscillator with the addition of an external 32.768kHz crystal and two tuning capacitors. The crystal should be connected between XTAL32K_IN and XTAL32K_OUT (DIO9 and DIO10), with two equal capacitors to ground, one on each pin. The schematic of these components are shown in Figure 53. The two capacitors, C1 and C2, will typically be in the range 10 to 22pF 5% and use a COG dielectric. As with all crystal oscillators the PCB layout is especially important, both to keep parasitic capacitors to a minimum and to reduce the possibility of PCB noise being coupled into the oscillator. Figure 53: 32kHz Crystal Oscillator Connections The electrical specification of the oscillator can be found in 19.3.9. The oscillator cell is flexible and can operate with a range of commonly available 32kHz crystals with load capacitances from 6 to 12.5p, and ESR up to 80K. It achieves this by using automatic gain control (AGC), which senses the signal swing. As explained in Appendix B.1.3 there is a trade-off that exists between the load capacitance and crystal ESR to achieve reliable performance. The use of an AGC function allows a wider range of crystal load capacitors and ESRs to be accommodated than would otherwise be possible. However, this benefit does mean the supply current varies with the supply voltage (VDD), value of the total capacitance at each pin, and the crystal ESR. This is described in the table and graphs below. 32kHz Crystal Requirements Parameter Min Typ Max Notes Crystal Frequency Supply Current Supply Current Temp. Coeff. 32kHz 1.6A 0.1%/C Vdd=3v, temp=25 C, load cap =9pF, Rm=25K Vdd=3v Crystal ESR Range (Rm) 10K 25K 80K See below for more details Crystal Load Capacitance 6pF 9pF 12.5pF See below for more details Range (CL) Not all Combinations of Crystal Load Capacitance and ESR are Valid NXP Laboratories UK 2012 JN-DS-JN5142 1v0 87 32KXTALOUT32KXTALINJN5142 Three examples of typical crystals are given, each with the value of external capacitors to use, plus the likely supply current and start-up time that can be expected. Also given is the maximum recommended ESR based on the start-up criteria given in Appendix B.1.3. The values of the external capacitors can be calculated using the equation in Appendix B.1.2 . Load Capacitance Ext Capacitors Current Start-up Time Max ESR 9pF 6pF 12.5pF 15pF 9pF 22pF 1.6A 0.8Sec 70K 1.4A 0.6sec 80K 2.4A 1.1sec 35K Below is measurement data showing the variation of the crystal oscillator supply current with voltage and with crystal ESR, for two load capacitances. 32KHz Crystal Oscillator Current
) D D I
t n e r r u C d e s i l a m r o N 1.6 1.4 1.2 1 0.8 0.6 2.2 2.4 2.6 2.8 3 3.2 3.4 3.6 Supply Voltage (VDD) 32KHz Crystal Oscillator Current
) D D I
t n e r r u C d e s i l a m r o N 1.6 1.4 1.2 1 0.8 0.6 10 20 30 40 50 60 70 80 Crystal ESR (K ohm) 9pF 12.5pF 88 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 B.4 JN5142 Module Reference Designs For customers wishing to integrate the JN5142 device directly into their system, NXP provide a range of Module Reference Designs, covering standard and high-power modules fitted with different Antennae To ensure the correct performance, it is strongly recommended that where possible the design details provided by the reference designs, are used in their exact form for all end designs, this includes component values, pad dimensions, track layouts etc. In order to minimise all risks, it is recommended that the entire layout of the appropriate reference module, if possible, be replicated in the end design. For full details, see [6]. Please contact technical support via the on-line tech-support system.
(www.jennic.com/support) B.4.1 Schematic Diagram A schematic diagram of the JN5142 PCB antenna reference module is shown in Figure 54. Details of component values and PCB layout constraints can be found in Table 13. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 89 140393837363534333231VSSA23456789103029282726252423222120191817161514131211COMP1P COMP1M RESETN XTAL_OUTXTAL_IN VB_SYNTH VCOTUNE (NC) VB_VCOVDD1IBIAS VREFVB_RF2 RF_INVB_RFADC1SPISEL1SPISEL2DIO2DIO3SPICLK VSS1 SPIMISO SPIMOSI SPISELO VB_RAM CTS0 RTS0 TXD0 RXD0 VDD2 SIF_D VSS2 SIF_CLK DIO13 DIO12 VB_DIG DIO11 TIM0OUT TIM0CAP TIM0CK_GT C7: 100nF2-wire Serial PortTimer0C16: 100nFUART0/JTAGC6: 100nFSerialFlashMemoryVDDSDOWPVSSSSVCCHOLDCLKSDISPI SelectAnalogue IOC12: 47pFC3: 100nFC1: 47pFL1: 5.6nHL2: 2.7nHVB_RFR1: 43kTo coaxial socketor integrated antennaC20: 100nFC14: 100nFC13: 10FVDDC2: 10nF C15: 100nFC10: 15pFC11: 15pFY1Analogue IOVDDVB_RF1 Figure 54: JN5142 Printed Antenna Reference Module Schematic Diagram 90 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 140393837363534333231VSSA23456789103029282726252423222120191817161514131211COMP1P COMP1M RESETN XTAL_OUTXTAL_IN VB_SYNTH VCOTUNE (NC) VB_VCOVDD1IBIAS VREFVB_RF2 RF_INVB_RFADC1SPISEL1SPISEL2DIO2DIO3SPICLK VSS1 SPIMISO SPIMOSI SPISELO VB_RAM CTS0 RTS0 TXD0 RXD0 VDD2 SIF_D VSS2 SIF_CLK DIO13 DIO12 VB_DIG DIO11 TIM0OUT TIM0CAP TIM0CK_GT C7: 100nF2-wire Serial PortTimer0C16: 100nFUART0/JTAGC6: 100nFSerialFlashMemoryVDDSDOWPVSSSSVCCHOLDCLKSDISPI SelectAnalogue IOC12: 47pFC3: 100nFC1: 47pFL1: 5.6nHL2: 2.7nHVB_RFR1: 43kTo coaxial socketor integrated antennaC20: 100nFC14: 100nFC13: 10FVDDC2: 10nF C15: 100nFC10: 15pFC11: 15pFY1Analogue IOVDDVB_RF1 Component Designator Value/Type Function PCB Layout Constraints 10F 100nF 100nF 100nF 10nF 100nF 47pF 100nF 100nF 43k 100nF 1Mbit 32MHz Power source decoupling Analogue Power decoupling Adjacent to U1 pin 9 Digital power decoupling Adjacent to U1 pin 30 VB Synth decoupling Less than 5mm from U1 pin 6 VB VCO decoupling Less than 5mm from U1 pin 8 VB RF decoupling VB RF decoupling Less than 5mm from U1 pin 12 and U1 pin 14 Less than 5mm from U1 pin 12 and U1 pin 14 VB RAM decoupling Less than 5mm from U1 pin 25 VB Dig decoupling Less than 5mm from U1 pin 35 I Bias Resistor Less than 5mm from U1 pin 10 Vref decoupling (optional) Less than 5mm from U1 pin 11 Serial Flash Memory (Micron M25P10) Crystal (AEL X32M000000S039 or Epson Toyocom X1E000021016700)
(CL = 9pF, Max ESR 40R) 15pF +/-5% COG Crystal Load Capacitor Adjacent to pin 4 and Y1 pin 1 15pF +/-5% COG Crystal Load Capacitor Adjacent to pin 5 and Y1 pin 3 Must be copied directly from the reference design. 47pF 5.6nH 2.7nH AC Coupling Phycomp 2238-869-15479 RF Matching Inductor MuRata LQP15MN5N6B02 Load Inductor MuRata LQP15MN2N7B02 Table 13: JN5142 Printed Antenna Reference Module Components and PCB Layout Constraints C13 C14 C16 C15 C2 C3 C12 C6 C7 R1 C20 U2 Y1 C10 C11 C1 L1 L2 The paddle should be connected directly to ground. Any pads that require connection to ground should do so by connecting directly to the paddle. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 91 B.4.2 PCB Design and Reflow Profile PCB and land pattern designs are key to the reliability of any electronic circuit design. The Institute for Interconnecting and Packaging Electronic Circuits (IPC) defines a number of standards for electronic devices. One of these is the "Surface Mount Design and Land Pattern Standard" IPC-SM-782 [3], commonly referred to as IPC782". This specification defines the physical packaging characteristics and land patterns for a range of surface mounted devices. IPC782 is also a useful reference document for general surface mount design techniques, containing sections on design requirements, reliability and testability. NXP strongly recommends that this be referred to when designing the PCB. NXP also provide application note AN10366, HVQFN application information [7] which describes the reflow soldering process. The suggested reflow profile, from that application note, is shown in Figure 55. The specific paste manufacturers guidelines on peak flow temperature, soak times, time above liquidus and ramp rates should also be referenced. Figure 55: Recommended Reflow Profile for Lead-free Solder Paste (SNAgCu) or PPF Lead Frame B.4.3 Moisture Sensitivity Level (MSL) If there is moisture trapped inside a package, and the package is exposed to a reflow temperature profile, the moisture may turn into steam, which expands rapidly. This may cause damage to the inside of the package
(delamination), and it may result in a cracked semiconductor package body (the popcorn effect). A packages MSL depends on the package characteristics and on the temperature it is exposed to during reflow soldering. This is explained in more detail in [8]. Depending on the damage after this test, an MSL of 1 (not sensitive to moisture) to 6 (very sensitive to moisture) is attached to the semiconductor package. 92 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Related Documents
[1] IEEE Std 802.15.4-2006 IEEE Standard for Information Technology Part 15.4 Wireless Medium Access Control
(MAC) and Physical Layer (PHY) Specifications for Low-Rate Wireless Personal Area Networks (LR-WPANs).
[2] JN-AN-1038 Programming Flash devices not supported by the JN51xx ROM-based bootloader
[3] IPC-SM-782 Surface Mount Design and Land Pattern Standard
[4] JN-AN-1118 JN514x Application Debugging
[5] JN-UG-3066 JN51xx Integrated Peripherals API Reference Manual
[6] JN-RD-6032 Standard Module Reference Design
[7] http://www.nxp.com/documents/mounting_and_soldering/HVQFN_mounting.pdf
[8] http://www.nxp.com/documents/mounting_and_soldering/AN10365.pdf
[9] JN-AN-1003 Boot Loader Operation RoHS Compliance JN5142 devices meet the requirements of Directive 2002/95/EC of the European Parliament and of the Council on the Restriction of Hazardous Substance (RoHS) and of the China RoHS (SJ/T11363 2006) requirements which came into force on 1st March 2007. Status Information The status of this Data Sheet is. Preliminary NXP Low Power RF products progress according to the following format:
Advance The Data Sheet shows the specification of a product in planning or in development. The functionality and electrical performance specifications are target values of the design and may be used as a guide to the final specification. Integrated circuits are identified with an Rx suffix, for example JN5142R1. NXP reserves the right to make changes to the product specification at anytime without notice. Preliminary The Data Sheet shows the specification of a product that is commercially available, but is not yet fully qualified. The functionality of the product is final. The electrical performance specifications are target values and may used as a guide to the final specification. Integrated circuits are identified with an Rx suffix, for example JN5142R1. NXP reserves the right to make changes to the product specification at anytime without notice. Production This is the production Data Sheet for the product. All functional and electrical performance specifications, where included, including min and max values are derived from detailed product characterization. This Data Sheet supersedes all previous document versions. NXP reserves the right to make changes to the product specification at anytime. NXP Laboratories UK 2012 JN-DS-JN5142 1v0 93 Disclaimers The contents of this document are subject to change without notice. NXP Semiconductors reserves the right to make changes, without notice, in the products, including circuits and/or software, described or contained here in. Information contained in this document regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. NXP Semiconductors warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with the Terms and Conditions of Commercial Sale of NXP Semiconductors. Testing and other quality control techniques are used to the extent NXP Semiconductors deems necessary to support this warranty. Except where mandatory by government requirements, testing of all parameters of each product is not necessarily performed. Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. NXP Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work infringement, unless otherwise specified. NXP Semiconductors products are not intended for use in life support systems, appliances or systems where malfunction of these products can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify NXP Semiconductors for any damages resulting from such use. All products are sold subject to NXP Semiconductors's terms and conditions of sale, supplied at the time of order acknowledgment and published at http://www.nxp.com/profile/terms. All trademarks are the property of their respective owners. Version Control Version Notes 0.4 1.0 26/10/10 First issue, released as Advance Information 22/12/11 - Major revision including the electrical parameters and appendix A 94 JN-DS-JN5142 1v0 NXP Laboratories UK 2012 Contact Details NXP Laboratories UK Ltd Furnival Street Sheffield S1 4QT United Kingdom Tel: +44 (0)114 281 2655 Fax: +44 (0) 114 281 2951 For the contact details of your local NXP office or distributor, refer to the NXP web site:
www.nxp.com NXP Laboratories UK 2012 JN-DS-JN5142 1v0 95
1 | User Datasheet | Users Manual | 495.57 KiB |
Data Sheet: JN5142-x01-Myy JenNet-IP,RF4CE and IEEE802.15.4 Module Overview The JN5142-x01-Myy family is a range of ultra low power, high performance surface mount modules targeted at JenNet-IP and RF4CE networking applications, enabling users to realise products with minimum time to market and at the lowest cost. They remove the need for expensive and lengthy development of custom RF board designs and test suites. The modules use NXPs JN5142 wireless microcontroller to provide a comprehensive solution with large memory, high CPU and radio performance and all RF components included. All that is required to develop and manufacture wireless control or sensing products is to connect a power supply and peripherals such as switches, actuators and sensors, considerably simplifying product development. Two module variants are available: JN5142-x01-M00 with an integrated antenna and the JN5142-x01-M03 with antenna connector. The modules can implement networking stacks such as JenNet-IP and RF4CE, as well as customer applications. Module Block Diagram Features: Module 2.4GHz IEEE802.15.4, JenNet-IP and RF4CE compatible Sleep current (with active sleep timer) 0.73A JN5142-x01-M00/03 up to 1km range (Ext antenna) M00: integral antenna 18x32mm M03: uFl connector 18x30mm o TX power +2.5dBm o Receiver sensitivity 95dBm o TX current 15mA o RX current 17.5mA o 2.3-3.6V operation Features: Microcontroller 32-bit RISC CPU, 1-32MHz clock speed Low power operation Variable instruction width for high coding efficiency Multi-stage instruction pipeline 128KB ROM and 32KB RAM for bootloaded program code Master/Slave I2C interface. 3xPWM and Application timer/counter UART SPI port with 3 selects Supply Voltage Monitor with 8 programmable thresholds Benefits Applications Single chip optimized for simple Robust and secure low power applications Very low current solution for long battery life over 10 yrs wireless applications using RF4CE Remote Control Highly featured 32-bit RISC Toys and gaming peripherals CPU for high performance and low power System BOM is low in component count and cost FCC part 15.247 rules, IC Canada RSS 210e and ETSI EN 300-328 v 1.7 compliant Active RFID tags Point-to-point or star networks using IEEE802.15.4 Energy harvesting, for example self powered light switch 4-input 8-bit ADC Comparator Battery and temperature sensors Watchdog timer and Power-on-
Reset (with brown-out) circuit Up to 18 DIO Industrial temp (-40C to +125C) 6x6mm 40-lead Punched QFN Lead-free and RoHS compliant JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 128kB Serial Flash MemoryPower MatchinguFl ConnectorIntegrated AntennaExternal AntennaM00 OptionM03 Option32-bitRISC CPUTimerUART4-Chan 8-bit ADCBattery &Temp sensors,2-Wire Serial (Master)SPI128-bit AESEncryptionAccelerator2.4GHzRadio2.4GHzRadioROM128KBPowerManagementXTALO-QPSKModem29-byteOTP eFuse2-Wire Serial (Slave)Sleep CounterWatchdogTimerWatchdogTimerVoltage Supply MonitorRAM32KBIEEE802.15.4MACAcceleratorMatching Contents 1. Introduction 1.1. Variants 1.2. Regulatory Approvals 2. Specifications 3. Product Development 3.1. JN5142 Single Chip Wireless Microcontroller 4. Pin Configurations 4.1. Pin Assignment 4.2. Pin Descriptions 4.2.1 4.2.2 Power Supplies SPI Memory Connections 5. Electrical Characteristics 5.1. Maximum Ratings 5.2. Operating Conditions Appendix A Additional Information A.1 Outline Drawing A.2 Module PCB Footprint A.3 Manufacturing A.3.1 Reflow Profile A.3.2 Soldering Paste and Cleaning A.4 Ordering Information A.5 Tape and Reel Information:
A.5.1 Tape Orientation and dimensions A.5.2 Cover tape details A.5.3 Leader and Trailer A.5.4 Reel Dimensions:
A.6 Related Documents A.7 Federal Communication Commission Interference Statement A.7.1 Antennas approved by FCC for use with JN5142 modules A.7.2 FCC End Product Labelling A.8 Industry Canada Statement A.8.1 Industry Canada End Product Labelling A.9 European R & TTE Directive 1999/5/EC Statement A.10 RoHS Compliance A.11 Status Information A.12 Disclaimers Version Control 3 3 3 4 5 5 6 7 8 8 8 9 9 9 10 10 12 13 13 13 14 15 15 15 16 16 16 17 18 18 18 18 19 19 19 20 20 ii JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 1. Introduction The JN5142-x01-Myy module family provides designers with a ready-made component that provides a fully integrated solution for applications using the IEEE802.15.4 standard in the 2.4 - 2.5GHz ISM frequency band [1], including RF4CE. A later version of the JN5142 will provide support for JenNet-IP Smart Device applications such as lighting. Applications that transfer data wirelessly tend to be more complex than wired ones. Wireless protocols make stringent demands on frequencies, data formats, timing of data transfers, security and other issues. Application development must consider the requirements of the wireless network in addition to the product functionality and user interfaces. To minimise this complexity, NXP provides a series of software libraries and interfaces that control the transceiver and peripherals of the JN5142. These libraries and interfaces remove the need for the developer to understand wireless protocols and greatly simplifies the programming complexities of power modes, interrupts and hardware functionality. In view of the above, it is not necessary to provide the register details of the JN5142 in the datasheet. The device includes a Wireless Transceiver, RISC CPU, on chip memory and an extensive range of peripherals. The modules integrate all of the RF components required, removing the need to perform expensive RF design and test. Products can be designed by simply connecting sensors and switches to the module IO pins. The modules use an NXP single chip IEEE802.15.4 Wireless Microcontroller, allowing designers to make use of the extensive chip development support material. Hence, this range of modules allows designers to bring wireless applications to market in the minimum time with significantly reduced development effort and cost. Two variants are available: JN5142-x01-M00 (standard module with integral antenna) and the JN5142-x01-M03
(standard module with uFL connector for use with external antennae). All modules have FCC modular approvals and are compliant with EU regulations. The variants available are described below. 1.1. Variants Variant Description FCCID Industry Canada ID JN5142-001-M00 JN5142-J01-M00 JN5142-001-M03 JN5142-J01-M03 Standard Power, integrated antenna, IEEE802.15.4 stack Standard Power, integrated antenna, Jennet IP stack Standard Power, uFl connector, IEEE802.15.4 stack Standard Power, uFl connector, Jennet IP stack TYOJN5142M0 IC: 7438A-CYO5142M0 TYOJN5142M0 IC: 7438A-CYO5142M0 TYOJN5142M3 IC: 7438A-CYO5142M3 TYOJN5142M3 IC: 7438A-CYO5142M3 1.2. Regulatory Approvals All module types have been tested against the requirements of European standard EN 300 328 v1.7.1 and a Notified Body statement of opinion for this standard is available on request. Additionally, all module types have received FCC Modular Approvals, in compliance with CFR 47 FCC part 15 regulations and in accordance to FCC Public notice DA00-1407, appendix A.7 contains details on the conditions applying to this modular approval. The modules are approved for use with a range of different antennas; further details of which can be found in section Appendix A.7.1. The modular approvals notice and test reports are available on request. In addition, all modules have Industry Canada modular approval and RSS210e Issue 7 (June 2007) certification. NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 3 2. Specifications Most specification parameters for the modules are specified in the chip datasheet - JN-DS-JN5142 Wireless Microcontroller Datasheet, [2]. Where there are differences, the parameters are defined here. VDD=3.0V @ +25C Typical DC Characteristics Notes Deep sleep current Sleep current Radio transmit current Radio receive current Centre frequency accuracy JN5142-x01-
M00/03 100nA 0.73uA With active sleep timer 14.8mA CPU in doze, radio transmitting 16.5mA CPU in doze, radio receiving
+/-25ppm Additional +/-15ppm allowance for temperature and ageing Typical RF Characteristics Notes Receive sensitivity
-95dBm Nominal for 1% PER, as per 802.15.4 section 6.5.3.3 (Note 1) Maximum Transmit power
+2.5dBm Nominal (Note 1) Maximum input signal
+10dBm For 1% PER, measured as sensitivity RSSI range
-95 to -10 dBm RF Port impedance uFl connector 50 ohm 2.4 - 2.5GHz VSWR (max) 2:1 2.4 - 2.5GHz Peripherals Notes 3 selects 250kHz - 16MHz Master SPI port Slave SPI port UART Two-wire serial I/F (compatible with SMbus &
I2C) Two programmable Timer/Counters with capture/compare facility, Tick timer Two programmable Sleep Timers Digital IO lines (multiplexed with UARTs, timers and SPI selects) Four channel Analogue-to-Digital converter Programmable analogue comparator Internal temperature sensor and battery monitor 18 250kHz - 8MHz 16550 compatible Up to 400kHz 16MHz clock 32kHz clock 8-bit, up to 100ks/s Ultra low power mode for sleep The performance of all peripherals is defined in the JN-DS-JN5142 Wireless Microcontroller Datasheet [2]
Note 1: Sensitivity is defined for conducted measurements on connectorised modules. Modules with an integrated antenna have approximately 3 dB less e.i.r.p and reciprocal receive sensitivity. 4 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 3. Product Development NXP supplies all the development tools and networking stacks needed to enable end-product development to occur quickly and efficiently. These are all freely available from www.nxp.com/jennic. A range of evaluation/developer kits is also available, allowing products to be quickly bread boarded. Efficient development of software applications is enabled by the provision of a complete, unlimited, software developer kit. Together with the available libraries for the IEEE802.15.4 MAC and the JenNet-IP and RF4CE network stacks, this package provides everything required to develop application code and to trial it with hardware representative of the final module. The modules can be user programmed both in development and in production using software supplied by NXP. Access to the on-chip peripherals, MAC and network stack software is provided through specific APIs. This information is available on the NXP/Jennic support website, together with many example applications, user guides, reference manuals and application notes. 3.1. JN5142 Single Chip Wireless Microcontroller The JN5142-x01-Myy series is constructed around the JN5142-x01 single chip wireless microcontroller, which includes the radio system, a 32-bit RISC CPU, ROM and RAM memory and a range of analogue and digital peripherals. The chip is described fully in JN-DS-JN5142 Wireless Microcontroller Datasheet [2]. The module also includes a 1Mbit serial flash memory, which holds the application code that is loaded into the JN5142 during the boot sequence and provides static data storage, required by the application. NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 5 4. Pin Configurations Note that the same basic pin configuration applies for all module designs. Figure 1: Pin Configuration (top view) 6 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 123416ADC1NCNCNCNCSPICLKSPIMISOSPIMOSISPISSZDIO0DIO1DIO2SPISSMSPISWPDIO3DIO4DIO5DIO6DIO7DIO8DIO9DIO10DIO11VDDGNDVSSANCADC2NCNCNCNCDIO17DIO16DIO15RESETNDIO14DIO13DIO125678910111213141517181920212223242526414039383736353433323130292827NCNC Pin Functions Alternate Functions Pin Assignment Primary ADC1 NC NC NC NC SPICLK SPIMISO SPIMOSI SPISSZ DIO0 SPISEL1 ADC3 DIO1 SPISEL2 ADC4 PC0 DIO2 TIM0CK_GT RFRX SPISSM SPISWP DIO3 TIM0CAP RFTX DIO4 CTS0 JTAG_TCK TIM0OUT 18 DIO6 TXD0 JTAG_TDO PWM2 19 DIO7 RXD0 JTAG_TDI PWM3 DIO8 TIM0CK_GT PC1 DIO9 TIM0CAP 32KXTALIN DIO10 TIM0OUT 32KXTALOUT DIO11 PWM1 VDD GND VSSA DIO12 Pin No 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 20 21 22 23 24 25 26 27 Signal Type Description 3.3V Analogue to Digital Input CMOS SPI Clock Output CMOS SPI Master In Slave Out Input CMOS SPI Master Out Slave In Output CMSO SPI Select From Module SS0 Output CMOS DIO0 or SPI Slave Select Output 1 or ADC input 3 CMOS DIO1, SPI Slave Select Output 2, ADC input 4 or Pulse Counter0 Input CMOS DIO2, Timer0 Clock/Gate Input or Radio Receive Control Output CMOS SPI Select to FLASH (Input) CMOS FLASH Write Protect (Input) CMOS DIO3, Timer0 Capture Input or Radio Transmit Control Output CMOS DIO4, UART 0 Clear To Send Input, JTAG CLK or Timer0 PWM Output Output, JTAG Mode Select, PWM1 Output or Pulse Counter 1 Input CMOS DIO6, UART 0 Transmit Data Output, JTAG Data Output or PWM2 Output CMOS DIO7, UART 0 Receive Data Input, JTAG Data Input or PWM 3 Output CMOS DIO8, Timer0 Clock/Gate Input or Pulse Counter1 Input CMOS DIO9, Timer0 Capture Input or 32K External Crystal Input CMOS DIO10, Timer0 PWM Output or 32K External Crystal Output CMOS DIO11 or PWM1 Output 3.3V Supply Voltage 0V 0V Digital Ground Analogue Ground 17 DIO5 RTS0 JTAG_TMS PWM1 PC1 CMOS DIO5, UART 0 Request To Send PWM2 CTS0 JTAG_TCK AD0 CMOS DIO12, PWM2 Output, UART 0 28 DIO13 PWM3 RTS0 JTAG_TMS ADE Clear To Send Input, JTAG CLK or Antenna Diversity Odd CMOS DIO13, PWM3 Output, UART 0 Request To Send Output, JTAG Mode Select or Antenna Diversity Even 29 RESETN CMOS Reset input NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 7 30 DIO14 SIF_CLK TXD0 JTAG_TDO SPISEL1 CMOS DIO14, Serial Interface Clock, UART 0 Transmit Data Output, JTAG Data Output or SPI Slave Select Output 1 31 DIO15 SIF_D RXD0 JTAG_TDI SPISEL2 CMOS DIO15, Serial Interface Data, 32 33 34 35 36 37 38 39 40 41 DIO16 COMP1P SIF_CLK DIO17 COMP1M SIF_D NC NC NC NC NC NC ADC2 VREF NC 4.2. Pin Descriptions UART 0 Receive Data Input, JTAG Data Input or SPI Slave Select Output 2 CMOS DIO16, Comparator Positive Input or Serial Interface clock CMOS DIO17, Comparator Negative Input or Serial Interface Data 3.3V Analogue peripheral reference voltage or ADC input 2 All pins behave as described in the JN-DS-JN5142 Wireless Microcontroller Datasheet [2], with the exception of the following:
4.2.1 Power Supplies A single power supply pin, VDD is provided. Separate analogue (VSSA) and digital (GND) grounds are provided. These should be connected together at the module pins. 4.2.2 SPI Memory Connections SPISWP is a write protect pin for the serial flash memory. This should be held low to inhibit writes to the flash device. SPISSZ is connected to SPI Slave Select 0 on the JN5142. SPISSM is connected to the Slave Select pin on the memory. This configuration allows the flash memory device to be programmed using an external SPI programmer if required. For programming in this mode, the JN5142 should be held in reset by taking RESETN low. Two suggested flash 1Mbit memory devices that may be used in the module are, the Micron M25P10A and the Winbond W25X10B. The memory can also be programmed over the UART by using the flash programmer software provided by NXP. This is available as part of the Software Developer kit and libraries available from www.nxp.com/jennic. To enter this programming mode, SPIMISO (pin 7) should be held low whilst the chip is reset. Once programming has finished, the chip should be reset, when it will execute the new code downloaded. For normal operation of the module and programming over the UART, SPISSZ should be connected to SPISSM. 8 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 5. Electrical Characteristics In most cases, the Electrical Characteristics are the same for both module and chip. They are described in detail in the chip datasheet. Where there are differences, they are detailed below. 5.1. Maximum Ratings Exceeding these conditions will result in damage to the device. Parameter Device supply voltage VDD Voltage on analogue pins ADC1-2 Voltage on 5v tolerant digital pins DIO0-DIO8 &
DIO11-17, RESETN Voltage on 3v tolerant digital pins DIO9, DIO10, SPISSM, SPISWP, SPICLK, SPIMOSI, SPIMISO, SPISSZ Min
-0.3V
-0.3V
-0.3V
-0.3V Max 3.6V VDD + 0.3V Lower of (VDD + 2V) and 5.5V VDD + 0.3V Storage temperature
-40C 150C 5.2. Operating Conditions Supply VDD Ambient temperature range Min 2.3V
-40C Max 3.6V 125C NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 9 Appendix A Additional Information A.1 Outline Drawing Figure 2 JN5142-x01-M00 Outline Drawing Thickness: 3.5mm 10 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 32.2mm18mm2.76mm2.54mm2.54mm1.27mm Figure 3 JN5142-x01-M03 Outline Drawing Thickness: 3.5mm NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 11 30mm18mm2.76mm2.54mm2.54mm6.58mm9.76mm1.27mm A.2 Module PCB Footprint All dimensions are in mm. Note: All modules have the same footprint. Figure 4 Module PCB footprint RF note for M00 modules with integral antenna: No components, ground plane or tracks on any layer of the mother board should be placed within 20mm of the 3 free sides of the antenna. Tracks etc may be placed adjacent to the can, but should not extend past the can towards the antenna end of the module for 20mm from the antenna. 12 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 A.3 Manufacturing A.3.1 Reflow Profile For reflow soldering, it is recommended to follow the reflow profile in figure 6 as a guide, as well as the paste manufacturers guidelines on peak flow temperature, soak times, time above liquidus and ramp rates. Temperature 25~160 C 160~190 C
> 220 C 230~Pk. Pk. Temp
(235C) Target Time (s) 90~130 30~60 20~50 10~15 150~270 Figure 5: Recommended solder reflow profile A.3.2 Soldering Paste and Cleaning NXP would not recommend use of a solder paste that requires the module and pcb assembly to be cleaned (rinsed in water) for the following reasons:
Solder flux residues and water can be trapped by the pcb, can or components and result in short circuits. The module label could be damaged or removed. NXP recommends use of a 'no clean' solder paste for all its module products. NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 13 A.4 Ordering Information Ordering Code Format:
JN5142 - x01 M / Y1Y2 Y3 Tape Mounted 500-piece reel Where this Data Sheet is denoted as Advanced or Preliminary, devices will be either Engineering Samples or Prototypes. Devices of this status have an Rx suffix after the module type to identify qualification status during these product phases - for example, JN5142-X01-M00R1T. Part Number Shipping T Module Type 00 03 Standard Power, uFl connector Standard Power, Integral antenna Ordering Code Description JN5142-x01-M00T JN5142-x01-M/00T JN5142 module, variant as detailed above JN5142-x01-M/03T Format 06 (example) 45 (example) Description Year Week Module type Serial Number JN5142-x01-M03T Label line 1: IC ID Number Label line 2: FCC ID Number Label line 3: Part Number Label line 4: Barcode Label Label line 5: YYWWTNNNNN (see below) Identifier YY WW T NNNNN Figure 7: Example module labelling for FCC approved modules 14 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 YYWWTNNNNN IC: 7438A CYO5142M0 FCC ID: TYOJN5142M0 M0 JN51XX - XXX - XXX NXP Part Name YYWWTNNNNN FCC ID: TYOJN5139M0 A.5 Tape and Reel Information:
A.5.1 Tape Orientation and dimensions All dimensions are in mm Module type:
A B W F E P0 P1 P2 T Cover Tape width (W) JN5142-x01-M00 18.4 32.6 44 20.2 1.75 4.0 2.0 24.0 3.4 37.5 JN5142-x01-M03 18.4 30.4 44 20.2 1.75 4.0 2.0 24.0 3.4 37.5 Tolerance 0.1 0.1 0.3 0.1
+0.1 0.1 0.1 0.1 0.1 0.1 A.5.2 Cover tape details Thickness (T) 0.061mm Surface resistivity (component side) 104 to 107 Ohms/sq Surface resistivity (component side) Non-conductive Backing type:
Adhesive type:
Sealing:
Polyester PSA Room ambient NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 15 A.5.3 Leader and Trailer A.5.4 Reel Dimensions:
All dimensions are in mm. Module type:
A B C N W (min) JN5142-x01-M00/03 330 1.0 2.20.5 13 0.2 100 +0.1 44.5 0.3 A.6 Related Documents
[1] IEEE Std 802.15.4-2003 IEEE Standard for Information Technology Part 15.4 Wireless Medium Access Control
(MAC) and Physical Layer (PHY) Specifications for Low-Rate Wireless Personal Area Networks (LR-WPANs)
[2] JN-DS-JN5142 Wireless Microcontroller Datasheet 16 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 300 MM300 MM A.7 Federal Communication Commission Interference Statement This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one of the following measures:
- Reorient or relocate the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into an outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help. This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. FCC Caution: Any changes or modifications not expressly approved by the party responsible for compliance could void the user's authority to operate this equipment. WARNING!
FCC Radiation Exposure Statement:
This portable equipment with its antenna complies with FCCs RF radiation exposure limits set forth for an uncontrolled environment. To maintain compliance follow the instructions below;
1. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter. 2. Avoid direct contact to the antenna, or keep it to a minimum while using this equipment. This transmitter module is authorized to be used in other devices only by OEM integrators under the following condition:
The transmitter module must not be co-located with any other antenna or transmitter. As long as the above condition is met, further transmitter testing will not be required. However, the OEM integrator is still responsible for testing their end product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.). NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 17 A.7.1 Antennas approved by FCC for use with JN5142 modules Brand Model Number Description Gain (dBi) Connector type 1 2 3 Antenna Factor ANT-2.4-CW-RCT-RP Vertical - knuckle antenna Antennova 2010B6090-01 Vertical - knuckle antenna Hyperlink Technology HG2402RD-RSF Vertical - knuckle antenna 4 Aveslink Technology, Inc E-0005-AC Vertical- flying lead 5 Aveslink Technology, Inc E-2411-GC Vertical - swivel 6 Aveslink Technology, Inc E-2410-CA Vertical - bulkhead- flying lead 7 Aveslink Technology, Inc E-2410-GC Vertical - swivel 8 Aveslink Technology, Inc E-2820-CA Vertical - bulkhead- flying lead 9 Aveslink Technology, Inc E-2820-GC Vertical - swivel 10 Aveslink Technology, Inc E-0903-AX Embedded - nickel silver strip 11 Aveslink Technology, Inc E-0904-AX Embedded - nickel silver strip 12 Embedded Antenna Design FBKR35068-RS-KR Vertical - knuckle antenna 13 14 15 Nearson S131CL-L-PX-2450S Vertical - knuckle-flying lead Laird Technologies WRR2400-IP04 Vertical - knuckle-flying lead Laird Technologies WRR2400-RPSMA Vertical - knuckle-flying lead 16 Aveslink Technology, Inc E-6170-DA Vertical - right angle 17 Laird Technologies WCR2400-SMRP Vertical - knuckle antenna 2.2 2.2 2.2 2 2 2 2 2 2 2 2 2 2 1.5 1.3 1 1 RP-SMA RP-SMA RP-SMA RP-SMA RP-SMA uFL RP-SMA uFL RP-SMA None None RP-SMA uFL uFL RP-SMA uFL RP-SMA These antennae or versions with alternative connectors may be used to meet European regulations. This device has been designed to operate with the antennas listed above, and having a maximum gain of 2.2 dBi. Antennas not included in this list or having a gain greater than 2.2 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. A.7.2 FCC End Product Labelling The final end product should be labelled in a visible area with the following:
Contains TX FCC ID: TYOJN5142M0 or TYOJN5142M3 to reflect the version of the module being used inside the product. A.8 Industry Canada Statement To reduce potential radio interference to other users, the antenna type and its gain should be so chosen that the equivalent isotropically radiated power (e.i.r.p.) is not more than that permitted for successful communication. These modules have been designed to operate with antennas having a maximum gain of 2.2 dBi. Antennas having a gain greater than 2.2 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. As long as the above condition is met, further transmitter testing will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc). A.8.1 Industry Canada End Product Labelling For Industry Canada purposes the following should be used. Contains Industry Canada ID IC: 7438A-CYO5142M0 or IC: 7438A-CYO5142M3 to reflect the version of the module being used inside the product. 18 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012 A.9 European R & TTE Directive 1999/5/EC Statement All modules listed in this datasheet are compliant with ETSI EN 300 328V1.7.1 (2006/05) and are subject to a Notified Body Opinion. The modules are approved for use with the antennas listed in the following table. Brand Model Number Description Gain (dBi) Connector type 1 2 3 Antenna Factor ANT-2.4-CW-RCT-RP Vertical - knuckle antenna Antennova 2010B6090-01 Vertical - knuckle antenna Hyperlink Technology HG2402RD-RSF Vertical - knuckle antenna 4 Aveslink Technology, Inc E-0005-AC Vertical- flying lead 5 Aveslink Technology, Inc E-2411-GC Vertical - swivel 6 Aveslink Technology, Inc E-2410-CA Vertical - bulkhead- flying lead 7 Aveslink Technology, Inc E-2410-GC Vertical - swivel 8 Aveslink Technology, Inc E-2820-CA Vertical - bulkhead- flying lead 9 Aveslink Technology, Inc E-2820-GC Vertical - swivel 10 Aveslink Technology, Inc E-0903-AX Embedded - nickel silver strip 11 Aveslink Technology, Inc E-0904-AX Embedded - nickel silver strip 12 Embedded Antenna Design FBKR35068-RS-KR Vertical - knuckle antenna 13 14 15 Nearson S131CL-L-PX-2450S Vertical - knuckle-flying lead Laird Technologies WRR2400-IP04 Vertical - knuckle-flying lead Laird Technologies WRR2400-RPSMA Vertical - knuckle-flying lead 16 Aveslink Technology, Inc E-6170-DA Vertical - right angle 17 Laird Technologies WCR2400-SMRP Vertical - knuckle antenna A.10 RoHS Compliance 2.2 2.2 2.2 2 2 2 2 2 2 2 2 2 2 1.5 1.3 1 1 RP-SMA RP-SMA RP-SMA RP-SMA RP-SMA uFL RP-SMA uFL RP-SMA None None RP-SMA uFL uFL RP-SMA uFL RP-SMA JN5142-x01-Myy devices meet the requirements of Directive 2002/95/EC of the European Parliament and of the Council on the Restriction of Hazardous Substance (RoHS). The JN5142-x01-M00 and M03 modules meet the requirements of Chinese RoHS requirements SJ/T11363-2006. Full data can be found at www.nxp.com/jennic. A.11 Status Information The status of this Data Sheet is Preliminary. NXP products progress according to the following format:
Advanced The Data Sheet shows the specification of a product in planning or in development. The functionality and electrical performance specifications are target values and may be used as a guide to the final specification. NXP reserves the right to make changes to the product specification at anytime without notice. NXP Laboratories UK 2012 JN-DS-JN5142-x01-Myy 1v0 19 Preliminary The Data Sheet shows the specification of a product that is commercially available, but is not yet fully qualified. The functionality of the product is final. The electrical performance specifications are target values and may be used as a guide to the final specification. Modules are identified with an Rx suffix, for example JN5142-x01-M00R2. NXP reserves the right to make changes to the product specification at anytime without notice. Production This is the production Data Sheet for the product. All functional and electrical performance specifications, where included, including min and max values are derived from detailed product characterization. This Data Sheet supersedes all previous document versions. NXP reserves the right to make changes to the product specification at anytime. A.12 Disclaimers The contents of this document are subject to change without notice. NXP reserves the right to make changes, without notice, in the products, including circuits and/or software, described or contained therein. Information contained in this document regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. NXP warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with NXPs standard warranty. Testing and other quality control techniques are used to the extent NXP deems necessary to support this warranty. Except where mandatory by government requirements, testing of all parameters of each product is not necessarily performed. NXP assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work infringement, unless otherwise specified. NXP products are not intended for use in life support systems, appliances or systems where malfunction of these products can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify NXP for any damages resulting from such use. All products are sold subject to NXP's terms and conditions of sale supplied at the time of order acknowledgment. All trademarks are the property of their respective owners. Version Control Version Notes 1.0 1st Issue of Preliminary Datasheet NXP Laboratories UK Ltd Furnival Street Sheffield S1 4QT United Kingdom Tel: +44 (0)114 281 2655 Fax: +44 (0) 114 281 2951 For the contact details of your local NXP office or distributor, refer to the NXP web site:
www.nxp.com/jennic 20 JN-DS-JN5142-x01-Myy 1v0 NXP Laboratories UK 2012
frequency | equipment class | purpose | ||
---|---|---|---|---|
1 | 2012-03-14 | 2405.8625 ~ 2479.1375 | DTS - Digital Transmission System | Original Equipment |
app s | Applicant Information | |||||
---|---|---|---|---|---|---|
1 | Effective |
2012-03-14
|
||||
1 | Applicant's complete, legal business name |
NXP Laboratories UK Ltd
|
||||
1 | FCC Registration Number (FRN) |
0014596860
|
||||
1 | Physical Address |
Furnival St
|
||||
1 |
Sheffield, N/A S1 4QT
|
|||||
1 |
United Kingdom
|
|||||
app s | TCB Information | |||||
1 | TCB Application Email Address |
p******@tracglobal.com
|
||||
1 | TCB Scope |
A4: UNII devices & low power transmitters using spread spectrum techniques
|
||||
app s | FCC ID | |||||
1 | Grantee Code |
TYO
|
||||
1 | Equipment Product Code |
JN5142M0
|
||||
app s | Person at the applicant's address to receive grant or for contact | |||||
1 | Name |
C****** F******
|
||||
1 | Telephone Number |
+44 1********
|
||||
1 | Fax Number |
+44 1********
|
||||
1 |
c******@nxp.com
|
|||||
app s | Technical Contact | |||||
n/a | ||||||
app s | Non Technical Contact | |||||
n/a | ||||||
app s | Confidentiality (long or short term) | |||||
1 | Does this application include a request for confidentiality for any portion(s) of the data contained in this application pursuant to 47 CFR § 0.459 of the Commission Rules?: | No | ||||
1 | Long-Term Confidentiality Does this application include a request for confidentiality for any portion(s) of the data contained in this application pursuant to 47 CFR § 0.459 of the Commission Rules?: | No | ||||
if no date is supplied, the release date will be set to 45 calendar days past the date of grant. | ||||||
app s | Cognitive Radio & Software Defined Radio, Class, etc | |||||
1 | Is this application for software defined/cognitive radio authorization? | No | ||||
1 | Equipment Class | DTS - Digital Transmission System | ||||
1 | Description of product as it is marketed: (NOTE: This text will appear below the equipment class on the grant) | JN5142-001-M00 IEEE802.15.4 Wireless Module | ||||
1 | Related OET KnowledgeDataBase Inquiry: Is there a KDB inquiry associated with this application? | No | ||||
1 | Modular Equipment Type | Single Modular Approval | ||||
1 | Purpose / Application is for | Original Equipment | ||||
1 | Composite Equipment: Is the equipment in this application a composite device subject to an additional equipment authorization? | No | ||||
1 | Related Equipment: Is the equipment in this application part of a system that operates with, or is marketed with, another device that requires an equipment authorization? | No | ||||
1 | Grant Comments | Modular Approval. Output Power is conducted. OEM integrators and End-Users must be provided with transmitter operation conditions for satisfying RF exposure compliance. This grant is valid only when the device is sold to OEM integrators and the OEM integrators are instructed to ensure that the end user has no manual instructions to remove or install the device. This Grant covers the following module variants which have the same radio parameters and are electrically identical: JN5142-001-M00, JN5142-J01-M00 | ||||
1 | Is there an equipment authorization waiver associated with this application? | No | ||||
1 | If there is an equipment authorization waiver associated with this application, has the associated waiver been approved and all information uploaded? | No | ||||
app s | Test Firm Name and Contact Information | |||||
1 | Firm Name |
R.N. Electronics Ltd.
|
||||
1 | Name |
R****** R******
|
||||
1 | Telephone Number |
44-12********
|
||||
1 | Fax Number |
44-12********
|
||||
1 |
r******@RNelectronics.com
|
|||||
Equipment Specifications | |||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Line | Rule Parts | Grant Notes | Lower Frequency | Upper Frequency | Power Output | Tolerance | Emission Designator | Microprocessor Number | |||||||||||||||||||||||||||||||||
1 | 1 | 15C | 2405.86250000 | 2479.13750000 | 0.0020000 |
some individual PII (Personally Identifiable Information) available on the public forms may be redacted, original source may include additional details
This product uses the FCC Data API but is not endorsed or certified by the FCC