all | frequencies |
|
|
|
|
exhibits | applications |
---|---|---|---|---|---|---|---|
manual | photos | label |
app s | submitted / available | |||||||
---|---|---|---|---|---|---|---|---|
1 2 |
|
Users Manual | Users Manual | 1.07 MiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
Internal Photos | Internal Photos | 123.92 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
External Photos | External Photos | 538.71 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
ID Label/Location Info | ID Label/Location Info | 97.97 KiB | June 23 2020 / June 24 2020 | |||
1 2 | Block Diagram | Block Diagram | June 23 2020 | confidential | ||||
1 2 |
|
Declaration of authorization | Cover Letter(s) | 141.32 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
Difference Description | Cover Letter(s) | 170.67 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
FCC Attestation | Cover Letter(s) | 120.52 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
FCC Authorization letter | Cover Letter(s) | 51.25 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
FCC Confidentiality long short Term Letter | Cover Letter(s) | 237.47 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
FCC Modular Approval Request | Cover Letter(s) | 271.35 KiB | June 23 2020 / June 24 2020 | |||
1 2 | Operational Description | Operational Description | June 23 2020 | confidential | ||||
1 2 |
|
SAR Exemption Evaluation Rep | RF Exposure Info | 481.82 KiB | June 23 2020 / June 24 2020 | |||
1 2 | Schematics | Schematics | June 23 2020 | confidential | ||||
1 2 |
|
Test Report DTS | Test Report | 1.96 MiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
Test Setup Photos DTS | Test Setup Photos | 394.91 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
Declaration of Conformity FCC subpart 15B | Cover Letter(s) | 37.39 KiB | June 23 2020 / June 24 2020 | |||
1 2 |
|
Test Report DSS | Test Report | 2.55 MiB | June 23 2020 / June 24 2020 |
1 2 | Users Manual | Users Manual | 1.07 MiB | June 23 2020 / June 24 2020 |
Please note that Cypress is an Infineon Technologies Company. The document following this cover page is marked as Cypress document as this is the company that originally developed the product. Please note that Infineon will continue to offer the product to new and existing customers as part of the Infineon product portfolio. Continuity of document content The fact that Infineon offers the following product as part of the Infineon product portfolio does not lead to any changes to this document. Future revisions will occur when appropriate, and any changes will be set out on the document history page. Continuity of ordering part numbers Infineon continues to support existing part numbers. Please continue to use the ordering part numbers listed in the datasheet for ordering. www.infineon.com PRELIMINARY CYBT-213066-02 CYBT-213067-02 EZ-BT Module CYBT-213066-02, CYBT-213067-02, EZ-BT Module General Description The CYBT-213066-02/CYBT-213067-02 is a dual-mode Bluetooth BR/EDR and Low Energy (BLE) wireless module solution. The CYBT-213066-02/CYBT-213067-02 includes an onboard crystal oscillator, passive components, and the Cypress CYW20819 silicon device. The CYBT-213066-02/CYBT-213067-02 supports a number of peripheral functions (ADC, PWM), as well as multiple serial communication protocols (UART, SPI, I2C, I2S/PCM). The CYBT-213066-02/CYBT-213067-02 includes a royalty-free stack compatible with Bluetooth 5.0 in a 12.0 16.61 1.70 mm module form-factor. The CYBT-213066-02/CYBT-213067-02 includes an integrated PCB trace antenna, is qualified by Bluetooth SIG, and includes regulatory certification approval for FCC, ISED, MIC, and CE. The CYBT-213066-02 includes integrated serial flash used for OTA functionality. Module Description Functional Capabilities Module size: 12.00 mm 16.61 mm 1.70 mm Up to 18 GPIOs (CYBT-213066-02) Complies with Bluetooth Core Specification version 5.0 and includes support for BR, EDR 2/3 Mbps, eSCO, BLE, LE 2 Mbps, as well as Bluetooth Mesh. QDID: TBD Declaration ID: TBD Up to 22 GPIOs (CYBT-213067-02) I2C, I2S, UART, and PCM interfaces Two Quad-SPI interfaces Certified to FCC, ISED, MIC, and CE standards 256-KB on-chip Flash, 176-KB on-chip RAM 512-KB integrated serial flash for OTA Industrial temperature range: 30 C to +85 C Integrated Arm Cortex-M4 microprocessor core with floating point unit (FPU) RF Characteristics Maximum TX output power: +4.0 dBm BLE RX Receive Sensitivity: 95.0 dBm Power Consumption TX current consumption BLE silicon: 5.8 mA (radio only, 0 dBm) RX current consumption Bluetooth silicon: 5.9 mA (radio only) Cypress CYW20819 silicon low power mode support PDS: 16.5 A with 176 KB RAM retention ePDS: 8.7 A HIDOFF (wake on external or timed interrupt): 1.75 A Auxiliary ADC with up to 15 analog channels Programmable key scan 20 8 matrix General-purpose timers and six PWMs Real-time clock (RTC) and watchdog timers (WDT) Bluetooth Basic Rate (BR) and Enhanced Data Rate (EDR) BLE protocol stack supporting generic access profile (GAP) Central, Peripheral, Observer, or Broadcaster roles Support Benefits CYBT-213066-02/CYBT-213067-02 integrated and certified solution that provides all necessary components required to operate Bluetooth communication standards. fully is Proven hardware design ready to use Ultra-flexible supermux I/O design allows maximum flexibility for GPIO function assignment Over-the-air update capable for development or field updates Bluetooth SIG qualified. ModusToolbox provides an easy-to-use integrated design environment (IDE) to configure, develop, program, and test your Bluetooth application Cypress Semiconductor Corporation Document Number: 002-30628 Rev. **
198 Champion Court San Jose, CA 95134-1709 408-943-2600 Revised June 18, 2020 PRELIMINARY CYBT-213066-02 CYBT-213067-02 More Information References Cypress provides a wealth of data at www.cypress.com to help you to select the right module for your design, and to help you to quickly and effectively integrate the module into your design. Overview: EZ-BLE/EZ-BT Module Portfolio, Module Roadmap Development Kits:
CYBT-243068-EVAL, CYBT-243068-02 Evaluation Board CYBT-213043-MESH, Mesh Evaluation Kit CYW920819Q40EVB-01, Evaluation Kit for CYW20819 silicon device Test and Debug Tools:
(Android/iOS Mobile App) Knowledge Base Article CYSmart, Bluetooth LE Test and Debug Tool (Windows) CYSmart Mobile, Bluetooth LE Test and Debug Tool KBA97095 - EZ-BLE Module Placement RF Regulatory Certifications for CYBT-213066-02/CYBT-213067-02 EZ-BT WICED Modules (TBD) KBA213976 - FAQ for BLE and Regulatory Certifications with KBA210802 - Queries on BLE Qualification and Declaration EZ-BLE modules Processes KBA218122 - 3D Model Files for EZ-BLE/EZ-BT Modules KBA223428 - Programming an EZ-BT WICED Module KBA225450 - Putting 2073x, 2070x, and 20719 Based De-
vices or Modules in HCI Mode Development Environments ModusToolbox Integrated Development Environment (IDE) ModusToolbox simplifies development for IoT designers. It delivers easy-to-use tools and a familiar microcontroller (MCU) integrated development environment (IDE) for Windows, macOS, and Linux. It provides a sophisticated environment for system setup, wireless connectivity libraries, power analysis, application-specific configurators for Bluetooth Low Energy (BLE), CapSense, as well as other peripherals. In addition, code examples, documentation, technical support and community forums are available to help your IoT development process along. These tools and features enable an IoT designer to develop innovative IoT applications efficiently and with ease. Technical Support Cypress Community: Whether you are a customer, partner, or a developer interested in the latest Cypress innovations, the Cypress Developer Community offers you a place to learn, share, and engage with both Cypress experts and other embedded engineers around the world. Frequently Asked Questions (FAQs): Learn more about our Bluetooth ecosystem. Visit our support page and create a technical support case or contact a local sales representatives. If you are in the United States, you can talk to our technical support team by calling our toll-free number: +1-800-541-4736. Select option 2 at the prompt. Document Number: 002-30628 Rev. **
Page 2 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Contents Overview ............................................................................ 4 Functional Block Diagram ........................................... 4 Module Description ...................................................... 5 Pad Connection Interface ................................................ 7 Recommended Host PCB Layout ................................... 8 Module Connections ...................................................... 10 Connections and Optional External Components ....... 12 Power Connections (VDD) ........................................ 12 External Reset (XRES) .............................................. 12 HCI UART Connections ............................................ 12 External Component Recommendation .................... 12 Critical Components List ............................................... 14 Antenna Design .............................................................. 14 Bluetooth Baseband Core ............................................. 15 Power Management Unit ................................................ 16 Integrated Radio Transceiver ........................................ 17 Transmitter Path ........................................................ 17 Receiver Path ............................................................ 17 Local Oscillator .......................................................... 17 Microcontroller Unit ....................................................... 18 External Reset ........................................................... 18 32-kHz Crystal Oscillator ........................................... 18 Power Modes ............................................................ 19 Firmware ................................................................... 19 Watchdog .................................................................. 19 Lockout Functionality ................................................. 19 True Random Number Generator ............................. 20 Peripherals and Communication Interfaces ................ 20 I2C ............................................................................. 20 HCI UART Interface .................................................. 20 Peripheral UART Interface ........................................ 20 Serial Peripheral Interface ......................................... 20 ADC Port ................................................................... 21 GPIO Port .................................................................. 21 PWM .......................................................................... 22 PDM Microphone ....................................................... 22 I2S Interface .............................................................. 23 PCM Interface ........................................................... 23 Electrical Characteristics ............................................... 24 Current Consumption ................................................ 25 Silicon Core Buck Regulator ..................................... 25 Digital LDO ................................................................ 26 RF LDO ..................................................................... 26 Digital I/O Characteristics .......................................... 27 ADC Characteristics .................................................. 27 Chipset RF Specifications ............................................. 29 Timing and AC Characteristics ..................................... 31 UART Timing ............................................................. 31 SPI Timing ................................................................. 32 I2C Compatible Interface Timing ............................... 34 I2S Interface Timing .................................................. 35 Environmental Specifications ....................................... 37 Environmental Compliance ....................................... 37 RF Certification .......................................................... 37 Safety Certification .................................................... 37 Environmental Conditions ......................................... 37 ESD and EMI Protection ........................................... 37 Regulatory Information .................................................. 38 FCC ........................................................................... 38 ISED .......................................................................... 39 European Declaration of Conformity ......................... 40 MIC Japan ................................................................. 40 Packaging ........................................................................ 41 Ordering Information ...................................................... 43 Acronyms ........................................................................ 44 Document Conventions ................................................. 44 Units of Measure ....................................................... 44 Document History Page ................................................. 45 Sales, Solutions, and Legal Information ...................... 46 Worldwide Sales and Design Support ....................... 46 Products .................................................................... 46 PSoC Solutions ....................................................... 46 Cypress Developer Community ................................. 46 Technical Support ..................................................... 46 Document Number: 002-30628 Rev. **
Page 3 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Overview Functional Block Diagram Figure 1 illustrates the CYBT-213066-02 and CYBT-213067-02 functional block diagrams. Figure 1. Functional Block Diagrams Passive Components
(RES, CAP, IND) 512K SERIAL FLASH 24 MHz XTAL CYW20819 Silicon Device CYBT-213066-02 CYW20819 Silicon Device XRES 32KHZ XTAL I/O HCI UART PUART SPI I2C I2S/PCM ADC
(13 Channel) GPIO x18 XRES 32KHZ XTAL I/O HCI UART PUART SPI I2C I2S/PCM ADC
(15 Channel) GPIO x22 Passive Components
(RES, CAP, IND) 24 MHz XTAL CYBT-213067-02 Notes General Purpose Input/Output pins shown in Figure 1 are configurable to any specified input or output function in the SuperMux table detailed in Table 5 in the Module Connections section. The total number of GPIOs available on the CYBT-213066-02 is 18. Peripheral and/or Serial communication functions are implemented using these 18 GPIOs. The total number of GPIOs available on the CYBT-213067-02 is 22. Peripheral and/or Serial communication functions are implemented using these 22 GPIOs. Document Number: 002-30628 Rev. **
Page 4 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 The CYBT-213066-02/CYBT-213067-02 module is a complete module designed to be soldered to the applications main board. Module Description Module Dimensions and Drawing still Cypress reserves the right to select components from various vendors to achieve the Bluetooth module functionality. Such selections will are maintained. The CYBT-213066-02/CYBT-213067-02 will be held within the physical dimensions shown in the mechanical drawings in Figure 2 on page 6. All dimensions are in millimeters (mm). all mechanical and module specifications certifications guarantee that Table 1. Module Design Dimensions Dimension Item Specification Module dimensions Antenna location dimensions PCB thickness Shield height Maximum component height Length (X) 12.00 0.15 mm Width (Y) 16.61 0.15 mm Length (X) 12.00 mm Width (Y) 4.55 mm Height (H) 0.50 0.10 mm Height (H) 1.20 mm typical Height (H) 0.80 mm typical Total module thickness (bottom of module to top of shield) Height (H) 1.70 mm typical See Figure 2 for the mechanical reference drawing for CYBT-213066-02/CYBT-213067-02. Document Number: 002-30628 Rev. **
Page 5 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Figure 2. Module Mechanical Drawing Top View (Seen from Top) Side View Bottom View (Seen from Bottom) Note 1. No metal should be located beneath or above the antenna area. Only bare PCB material should be located beneath the antenna area. For more information on the recommended host PCB layout, see Recommended Host PCB Layout on page 8. Document Number: 002-30628 Rev. **
Page 6 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Pad Connection Interface Table 2. Connection Description As shown in the bottom view of Figure 2 on page 6, the CYBT-213066-02/CYBT-213067-02 has 28 connections to a host board via solder pads the CYBT-213066-02/CYBT-213067-02 module. length, width, and pitch dimensions of
(SP). Table 2 and Figure 3 detail the solder pad Name Connections Connection Type Pad Length Dimension Pad Width Dimension SP 35 Solder Pad 1.02 mm 0.61 mm Pad Pitch 0.90 mm Figure 3. Solder Pad Dimensions (Seen from Bottom) Solder Pad Connections
(Seen from Bottom) To maximize RF performance, the host layout should follow these recommendations:
1. Antenna Area Keepout: The host board directly below the antenna area of the Cypress module (see Figure 2 on page 6) must contain no ground or signal traces. This keep out area requirement applies to all layers of the host board. 2. Module Placement: The ideal placement of the Cypress Bluetooth module is in a corner of the host board with the PCB antenna located at the far corner. This placement minimizes the additional recommended keep out area stated in item 3 below. Refer to AN96841 for module placement best practices. 3. Optional Keepout: To maximize RF performance, the area immediately around the Cypress Bluetooth module PCB antenna may contain an additional keep out area, where there are no grounding or signal traces. The keep out area applies to all layers of the host board. The recommended dimensions of the host PCB keep out area are shown in Figure 4 (dimensions are in mm). Figure 4. Optional Additional Host PCB Keep Out Area Around the CYBT-213066-02/CYBT-213067-02 PCB Antenna Document Number: 002-30628 Rev. **
Page 7 of 46 Optional Host PCB Keep Out Area Around PCB Antenna
(Seen from Bottom) PRELIMINARY CYBT-213066-02 CYBT-213067-02 Recommended Host PCB Layout Figure 5, Figure 6, Figure 7, and Table 3 provide details that can be used for the recommended host PCB layout pattern for the CYBT-213066-02/CYBT-213067-02. Dimensions are in millimeters unless otherwise noted. Pad length of 1.27 mm (0.633 mm from center of the pad on either side) shown in Figure 7 is the minimum recommended host pad length. The host PCB layout pattern can be completed using either Figure 5, Figure 6, or Figure 7. It is not necessary to use all figures to complete the host PCB layout pattern. Figure 5. CYBT-213066-02/CYBT-213067-02 Host Layout Figure 6. CYBT-213066-02/CYBT-213067-02 Host Layout
(Dimensioned)
(Relative to Origin) Top View (Seen on Host PCB) Top View (Seen on Host PCB) Document Number: 002-30628 Rev. **
Page 8 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 3 provides the center location for each solder pad on the CYBT-213066-02/CYBT-213067-02. All dimensions are referenced to the center of the solder pad. Refer to Figure 7 for the location of each module solder pad. Table 3. Module Solder Pad Location Figure 7. Solder Pad Reference Location Solder Pad
(Center of Pad) Location (X,Y) from Dimension from 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 Orign (mm)
(0.38, 4.85)
(0.38, 5.75)
(0.38, 6.65)
(0.38, 7.56)
(0.38, 8.46)
(0.38, 9.36) Orign (mils)
(14.96, 190.94)
(14.96, 226.38)
(14.96, 261.81)
(14.96, 297.64)
(14.96, 333.07)
(14.96, 368.50)
(0.38, 10.26)
(14.96, 403.94)
(0.38, 11.16)
(14.96, 439.37)
(0.38, 12.07)
(14.96, 475.20)
(0.38, 12.97)
(14.96, 510.63)
(0.38, 13.87)
(14.96, 546.06)
(0,38, 14.77)
(14.96, 581.49)
(1.49, 16.23)
(58.66, 638.98)
(2.39, 16.23)
(94.09, 638.98)
(3.30, 16.23)
(129.92, 638.98)
(4.20, 16.23)
(165.35, 638.98)
(5.10, 16.23)
(200.79, 638.98)
(6.00, 16.23)
(236.22, 638.98)
(6.90, 16.23)
(271.65, 638.98)
(7.80, 16.23)
(307.09, 638.98)
(8.71, 16.23)
(342.91, 638.98)
(9.61, 16.23)
(378.35, 638.98)
(10.51, 16.23)
(413.78, 638.98)
(11.62, 14.47)
(457.48, 581.49)
(11.62, 13.87)
(457.48, 546.06)
(11.62, 12.97)
(457.48, 510.63)
(11.62, 12.07)
(457.48, 475.20)
(11.62, 11.16)
(457.48, 439.37)
(11.62, 10.26)
(457.48, 403.94)
(11.62, 9.36)
(457.48, 368.50)
(11.62, 8.46)
(457.48, 333.07)
(11.62, 7.56)
(457.48, 297.64)
(11.62, 6.65)
(457.48, 261.81)
(11.62, 5.75)
(457.48, 226.38)
(11.62, 4.85)
(457.48, 190.94) Top View (Seen on Host PCB) Document Number: 002-30628 Rev. **
Page 9 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Module Connections Table 4 details the solder pad connection definitions and available functions for each connection pad. The GPIO connections available on the CYBT-213066-02/CYBT-213067-02 can be configured to any of the input or output functions listed in Table 5. Table 4 specifies any function that is required to be used on a specific solder pad, and also identifies SuperMux capable GPIOs that can be configured using the ModusToolbox device configurator. Table 4. CYBT-213066-02/CYBT-213067-02 Solder Pad Connection Definitions Pad Pad Name Silicon Pin Name XTALI/O ADC GPIO SuperMux Capable[2]
GND VDD XRES P29 P32 P27 P37 P28 P0 P1 P10 P13 GND P12 P11 P9 P14 P17 P5 P6 P4 P2 P3 P15 P8 GND VDDIO RST_N P29 P32 P27 P37 P28 P0 P1 P10 P13 GND P12 P14 P17 P4 P2 P3 P15 P8 P11 (CYBT-213067-02) NC (CYBT-213066-02) P9 (CYBT-213067-02) NC (CYBT-213066-02) P5 (CYBT-213067-02) NC (CYBT-213066-02) P6 (CYBT-213067-02) NC (CYBT-213066-02) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 Ground Power Supply Input (1.71V ~ 3.3V) External Reset (Active Low) IN10 Ground
see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5
, see Table 5 see Table 5 see Table 5 see Table 5 see Table 5 see Table 5
see Table 5 see Table 5 IN7
IN2 IN11 IN29 IN28 IN25 IN22 IN23 IN24 IN26 IN21 IN18 IN20 IN27
XTALI_32K XTALI_32K XTALO_32K XTALO_32K External Oscillator Input External Oscillator Output
(32KHz)
(32KHz) UART_CTS_N UART_CTS_N UART_RTS_N UART_RTS_N UART_TXD UART_RXD UART_TXD UART_RXD HOST_WAKE HOST_WAKE DEV_WAKE DEV_WAKE P26 P26 UART (HCI UART) Clear To Send Input Only UART (HCI UART) Request To Send Output Only UART (HCI UART) Transmit Data Only UART (HCI UART) Receive Data Only A signal from the CYBT-213066-02/CYBT-213067-02 module to the host indicating that the Bluetooth device requires attention. A signal from the host to the CYBT-213066-02/CYBT-213067-02 module indicating that the host requires attention. see Table 5 Note 2. The CYBT-213066-02/CYBT-213067-02 can configure GPIO connections to any Input/Output function described in Table 5 using the ModusToolbox Device Config-
urator. Document Number: 002-30628 Rev. **
Page 10 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 4. CYBT-213066-02/CYBT-213067-02 Solder Pad Connection Definitions (continued) Pad Pad Name Silicon Pin Name XTALI/O ADC GPIO SuperMux Capable[2]
35 GND GND Ground Table 5 details the available Input and Output functions that are configurable to any solder pad in Table 4 that are marked as SuperMux capable. Table 5. GPIO SuperMux Input and Output Functions Function Input or Output Function Type GPIOs Required Function Connection Description SPI 1 Input/Output Serial Communication
(Master or Slave) 4 ~ 7 SPI 2 Input/Output Serial Communication
(Master or Slave) 4 ~ 7 PUART Input Serial Communication Input Output Serial Communication Output I2C Input/Output Serial Communication
(Master or Slave) PCM In Input Audio Input Communication PCM Out Output Audio Output Communication I2S In I2S Out Input Audio Input Communication Output Audio Output Communication 4 2 3 3 3 3 PDM Input Microphone 1 ~ 2 PWM Output Pulse Width Modulator 1 ~ 6 SPI 1 Clock SPI 1 Chip Select SPI 1 MOSI SPI 1 MISO SPI 1 I/O 2 (Quad SPI) SPI 1 I/O 3 (Quad SPI) SPI 1 Interrupt SPI 2 Clock SPI 2 Chip Select SPI 2 MOSI SPI 2 MISO SPI 2 I/O 2 (Quad SPI) SPI 2 I/O 3 (Quad SPI) SPI 2 Interrupt Peripheral UART RX Peripheral UART CTS Peripheral UART TX Peripheral UART RTS I2C Clock I2C Data PCM Input PCM Clock PCM Sync PCM Output PCM Clock PCM Sync I2S DI, Data Input I2S WS, Word Select I2S Clock I2S DO, Data Output I2S WS, Word Select I2S Clock PDM Input Channel 1 PDM Input Channel 2 PWM Channel 0 PWM Channel 1 PWM Channel 2 PWM Channel 3 PWM Channel 4 PWM Channel 5 Document Number: 002-30628 Rev. **
Page 11 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Connections and Optional External Components Power Connections (VDD) The CYBT-213066-02/CYBT-213067-02 contains one power supply connection, VDD. VDD accepts a supply input of 1.71 V to 3.3 V. Table 12 provides this specification. The maximum power supply ripple for this power connection is 100 mV, as shown in Table 12. External Reset (XRES) The CYBT-213066-02/CYBT-213067-02 has an integrated power-on reset circuit which completely resets all circuits to a known power-on state. This action can also be invoked by an external reset signal, forcing it into a power-on reset state. XRES is an active-low input signal on the CYBT-213066-02/CYBT-213067-02 module (solder pad 3). The CYBT-213066-02/CYBT-213067-02 does not require external pull-up resistors on the XRES input. Refer to Figure 10 on page 18 for Power On and XRES operation and timing requirements during power on events. HCI UART Connections The recommendations in this section apply to the HCI UART (Solder Pads 28, 29, 30, and 31). For full UART functionality, all UART signals must be connected to the Host device. If full UART functionality is not being used, and only UART RXD and TXD are desired or capable, then the following connection considerations should be followed for UART RTS and CTS:
UART RTS: Can be left floating, pulled low, or pulled high. RTS is not critical for initial firmware uploading at power on. UART CTS: Must be pulled low to bypass flow control and to ensure that continuous data transfers are made from the host to the module. External Component Recommendation Power Supply Circuitry It is not required to place any power supply decoupling or noise reduction circuitry on the host PCB. If desired, an external ferrite bead between the supply and the module connection can be included. The ferrite bead should be positioned as close as possible to the module pad connection. If used, the recommended ferrite bead value is 330 , 100 MHz. (Murata BLM21PG331SN1D). Document Number: 002-30628 Rev. **
Page 12 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Figure 8 illustrates the CYBT-213066-02/CYBT-213067-02 schematic. Figure 8. CYBT-213066-02/CYBT-213067-02 Schematic Diagram VDD VDD CBUCK_OUT DIGLDO_OUT RFLDO_OUT VDD PALDO_OUT PAVDD RFLDO_OUT PAVDD PALDO_OUT R4 R5 0ohm,0201 0ohm,0201 For CYBT-213066&213067-02, install R1;
For CYBT-243068&243069-02, install R2. C7 10uF,0402 C8 4.7uF,0402 L2 2.2uH,0603 C18 0.1uF C17 2.2uF,0402 C11 0.1uF C9 C10 2.2uF,0402 2.2uF,0402 RFLDO_OUT FB1 600@100M FB2 600@100M C12 C13 0.1uF 0.1uF C14 10pF,0201 U1B CYW20820_B62 3 G 3 H D D V P _ R S D D V A _ U M P 2 H X L V _ R S 5 E 4 G 4 H 5 F 5 G 5 H 6 F 8 G 8 H T U O D D V _ O D L G D I T U O D D V _ O D L F R
) I N D D V _ O D L A P
0 _ C N
) T U O D D V _ O D L A P
1 _ C N D D V A P D D V F I D D V L L P D D V O C V XTALO XTALI E8 F8 LC2 1.5nH,0201 L1 2.7nH,0201 BT_RF H6 RF LC1 LC3 DNI,0201 2.0pF,0201 C5 1.8pF C6 1.8pF VDD DIGLDO_OUT Antenna Matching Filter E4 PMU_LDO_ONLY_STRAP S S V A _ U M P S S V P _ R S S S V O C V S S V F I S S V L L P S S V A P 4 F 7 F 6 G 7 G 1 H 7 H 23 3 P 2 P 4 P 6 P 5 P 7 1 P 4 1 P 9 P 1 1 P 2 1 P D N G I N D D V _ O D L G D _ O D L F R I 13 P13 P10 P1 P0 P28 P37 P27 P32 P29 XRES VDD GND 12 1 Y1 24MHz 6 1 C
, 1 0 2 0 F p 2 1 5 1 C
, 1 0 2 0 F p 2 1 I K 2 3 _ L A T X 7 B I K 2 3 _ L A T X K 2 3 _ O L A T X 7 A K 2 3 _ O L A T X VDD C19 0.1uF 5 1 3 7 6 8 C C V SI CS_L WP_L/ACC HOLD_L SCK D N G 4 R1 100K R2 100K R3 100K P6 P11 P5 SERIAL FLASH TDFN8_FM25Q04 P9 U2 SO 9 2 9 For CYBT-213067&243069-02, SFlash and its peripheral components are not assambled. 24 XTALI_32K XTALO_32K P15 P8 UART_CTS_N UART_RTS_N UART_TXD UART_RXD HOST_WAKE DEV_WAKE P26 GND 35 P4 P2 P3 XTALI_32K XTALO_32K P15 P8 UART_CTS_N UART_RTS_N UART_TXD UART_RXD HOST_WAKE DEV_WAKE P26 TP21 TP22 TP23 TP24 TP25 TP26 TP27 TP28 TP29 TP30 TP31 TP32 TP33 TP34 TP35 TP1 TP2 TP3 TP4 TP5 TP6 TP7 TP8 TP9 TP10 TP11 TP12 TP13 TP14 TP15 TP16 TP17 TP18 TP19 TP20 XRES P29 P32 P27 P37 P28 P0 P1 P10 P13 P12 P11 P9 P14 P17 P5 P6 C1 C2 C3 0.1uF 0.1uF 0.1uF C4 0.1uF 8 C 1 E U1A CYW20820_B62 1 D 2 O D D V 8 B 1 O D D V 1 C D D V 2 C D D V XRES G1 RST_N UART_CTS_N UART_RTS_N UART_RXD UART_TXD UART_CTS_N UART_RTS_N C7 E6 D7 D6 UART_RXD UART_TXD HOST_WAKE D8 DEV_WAKE E7 HOST_WAKE DEV_WAKE A8 G2 ADC_AVSS JTAG_SEL 1 C S S V 2 C S S V 3 C S S V 3 C 6 C 3 E D2 C1 B5 A5 C5 B4 A4 A6 A2 C2 B2 A1 B1 B3 B6 A3 D4 F1 C4 D3 F2 E2 P0 P1 P2 P3 P4 P5 P6 P8 P9 P10 P11 P12 P13 P14 P15 P17 P26 P27 P28 P29 P32 P37 P0 P1 P2 P3 P4 P5 P6 P8 P9 P10 P11 P12 P13 P14 P15 P17 P26 P27 P28 P29 P32 P37 MODULE PAD ASSIGNMENT
(BOTTOM VIEW) Castellated solder pad Cypress Semiconductor Corp. Title Title Title Size Size Size B B B CYBT-213066/213067/243068/243069-02 CYBT-213066/213067/243068/243069-02 CYBT-213066/213067/243068/243069-02 Document Number Document Number Document Number 630-20138-01 630-20138-01 630-20138-01 R e v R e v R e v 1.0 1.0 1.0 Date:
Date:
Date:
Monday, April 27, 2020 Monday, April 27, 2020 Monday, April 27, 2020 Sheet Sheet Sheet 1 1 1 o f o f o f 1 1 1 Document Number: 002-30628 Rev. **
Page 13 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 6 details the critical components used in the CYBT-213066-02/CYBT-213067-02 module. Component Reference Designator Description 62-pin QFN Bluetooth Silicon Device - CYW20819 U1 Y1 U2 24.000 MHz, 8PF 512KB Critical Components List Table 6. Critical Component List Silicon Crystal Serial Flash (CYBT-213066-02) Antenna Design Table 7 details the PCB trace antenna used in the CYBT-213066-02/CYBT-213067-02 module. Table 7. PCB Antenna Specifications Description Item Frequency Range Peak Gain Return Loss 24002500 MHz 0.5 dBi typical 10 dB minimum Document Number: 002-30628 Rev. **
Page 14 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Bluetooth Baseband Core The Bluetooth Baseband Core (BBC) implements all time-critical functions required for high-performance Bluetooth operation. The BBC manages the buffering, segmentation, and routing of data for all connections. It prioritizes and schedules all RX/TX activities including adv, paging, scanning, and servicing of connections. In addition to these functions, it independently handles the host controller interface (HCI) including all commands, events, and data flowing over HCI. The core also handles symbol timing, forward error correction (FEC), header error control (HEC), cyclic redundancy check (CRC), authentication, data encryption/decryption, and data whitening/dewhitening. Bluetooth 1.0 Bluetooth 1.2 Bluetooth 2.0 Interlaced Scans EDR 2 Mbps and 3 Mbps Adaptive Frequency Hopping Table 8. Bluetooth Features Basic Rate SCO Paging and Inquiry Page and Inquiry Scan Sniff eSCO Bluetooth 2.1 Bluetooth 3.0 Bluetooth 4.0 Secure Simple Pairing Unicast Connectionless Data Bluetooth Low Energy Enhanced Inquiry Response Enhanced Power Control Sniff Subrating eSCO Bluetooth 4.1 Bluetooth 4.2 Bluetooth 5.0 Low Duty Cycle Advertising Data Packet Length Extension LE 2 Mbps Dual Mode LE Link Layer Topology LE Secure Connection Link Layer Privacy Slot Availability Mask High Duty Cycle Advertising Document Number: 002-30628 Rev. **
Page 15 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Power Management Unit Figure 9 shows the CYW20819 power management unit (PMU) block diagram. The CYW20819 includes an integrated buck regulator, a digital LDO for the digital core, and an RF LDO for the Radio. The PMU also includes a brownout detector which places the part in shutdown when input voltage is below a certain threshold. Figure 9. Default Usage Mode Document Number: 002-30628 Rev. **
Page 16 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Integrated Radio Transceiver The CYBT-213066-02/CYBT-213067-02 has an integrated radio transceiver that has been designed to provide low power operation in the globally available 2.4 GHz unlicensed ISM band. CYBT-213066-02/CYBT-213067-02 features a fully integrated transmitter. The baseband transmit data is GFSK modulated in the 2.4 GHz ISM band. The digital modulator performs the data modulation and filtering required for the GFSK signal. The fully digital modulator minimizes any frequency drift or anomalies in the modulation characteristics of the transmitted signal. The CYBT-213066-02/CYBT-213067-02 has an integrated power amplifier (PA) that can transmit up to +4 dBm for class 2 operation. Transmitter Path Digital Modulator Power Amplifier Receiver Path The receiver path uses a low IF scheme to downconvert the received signal for demodulation in the digital demodulator and bit synchronizer. The receiver path provides a high degree of linearity, and an extended dynamic range to ensure reliable operation in the noisy 2.4 GHz the CYBT-213066-02/CYBT-213067-02 to be used in most applications without off-chip filtering. topology, which has built-in out-of-band attenuation, enables ISM band. The front-end The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit synchronization algorithm. Digital Demodulator and Bit Synchronizer Receiver Signal Strength Indicator The radio portion of the CYBT-213066-02/CYBT-213067-02 provides a receiver signal strength indicator (RSSI) to the baseband. This enables the controller to take part in a Bluetooth power-controlled link by providing a metric of its own receiver signal strength to determine whether the transmitter should increase or decrease its output power. Local Oscillator local oscillator The CYBT-213066-02/CYBT-213067-02 uses an internal loop filter.
(LO) provides fast frequency hopping
(1600 hops/second) across the band. The Document Number: 002-30628 Rev. **
Page 17 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Microcontroller Unit The CYBT-213066-02/CYBT-213067-02 includes a Cortex-M4 processor with 1 MB of program ROM, 176 KB of RAM, and 256 KB of flash. The CM4 has a maximum speed of 96 MHz. The 256 KB of flash is supported by an 8 KB cache allowing direct code execution from flash at near maximum speed and low power consumption. The CM4 runs all the BT layers as well as application code. The ROM includes LMAC, HCI, L2CAP, GATT, as well as other stack layers freeing up most of the flash for application usage. A standard serial wire debug (SWD) interface provides debugging support. External Reset Figure 10 shows power on and reset timing of the CYBT-213066-02/CYBT-213067-02. After VBAT is applied and reset is inactive, the internal buck turns on, followed by the RF and Digital LDOs. Once the LDO outputs have stabilized, the PMU allows the digital core to come out of reset. As shown in the figure, external reset can be applied at any time subsequent to power up. Figure 10. Reset Timing 32-kHz Crystal Oscillator The CYBT-213066-02/CYBT-213067-02 includes connections for an external 32-kHz oscillator to provide accurate timing during low power operations. Figure 11 shows the 32-kHz XTAL oscillator with external components and Table 9 lists the oscillator characteristics. This oscillator can be operated with a 32 kHz or 32.768-kHz crystal oscillator or be driven with a clock input at similar frequency. The XTAL must have an accuracy of 250 ppm or better per the BT spec over temperature and including aging. The external component values should be: R1 = 10 M and C1 = C2 = 6 pF. The values of C1 and C2 are used to fine-tune the oscillator. A XTAL meeting the C1 and C2 values should be used. Figure 11. 32 kHz Oscillator Block Diagram Document Number: 002-30628 Rev. **
Page 18 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 9. XTAL Oscillator Characteristics Output frequency Frequency tolerance XTAL drive level XTAL series resistance XTAL shunt capacitance Load capacitance Power Modes Foscout Pdrv Rseries Cshunt Cl Parameter Symbol Conditions Minimum Typical Maximum Over temperature and aging 32.768 For crystal selection For crystal selection For crystal selection For crystal selection 6 250 0.5 70 2.2 Unit kHz ppm W k pF pF The CYBT-213066-02/CYBT-213067-02 support the following HW power modes are supported:
Active mode - Normal operating mode in which all peripherals are available and the CPU is active. Idle mode - CPU is paused. Sleep mode - All system clocks are idle except for the LPO. The device can wake up either after a programmed period of time has expired or if an external event is received via one of the GPIOs. In Sleep mode, the CPU is in WFI (wait for interrupt) and the HCLK is not running. The PMU determines if the other clocks can be turned off and does accordingly. The state of the device is retained, the internal LDOs run at a lower voltage (voltage is managed by the PMU), and SRAM is retained. Power Down Sleep (PDS) mode - Radio powered down and digital core mostly powered down except for RAM, registers, and some core logic. CYBT-213066-02/CYBT-213067-02 can wake up either after a programmed period of time has expired or if an external event is received via one of the GPIO. Extended PDS (ePDS) - This is an extension of PDS Mode. In this mode, only the main RAM and ePDS control circuitry retains power. As in other modes, the CYBT-213066-02/CYBT-213067-02 can wake up either after a programmed period or upon receiving an external event. HID-OFF (Deep Sleep) mode - Core, radio, and regulators powered down. Only the GPIO domain is powered. In this mode, the CYBT-213066-02/CYBT-213067-02 can be woken up either by an external event on one of the GPIOs or after a programmed period of time has expired. The lowest power option for HID-Off mode is to wake by external event, allowing all clocking sources to remain off. If a timed wake HID-Off state is desired, this is accomplished by powering the external or internal LPO. Current consumption will increase slightly in timed wake HID-Off mode to account for the LPO power. After wakeup, the part will go through full FW initialization although it will retain enough information to determine that it came out of HID-Off and the event that caused the wake up. Transition between power modes is handled by the on-chip firmware with host/application involvement. In general, ePDS is the most power-efficient mode for active use cases. HID-Off is preferable for non-connectable beacon use cases (long advertisement intervals). Firmware The CYBT-213066-02/CYBT-213067-02 ROM firmware runs on a real time operating system and handles the programming and configuration of all on-chip hardware functions as well as the BT/LE baseband, LM, HCI, GATT, ATT, L2CAP, and SDP layers. The ROM also includes drivers for on-chip peripherals as well as handling on-chip power management functions including transitions between different power modes. The ROM also supports OTA firmware update. The CYBT-213066-02/CYBT-213067-02 is fully supported by the Cypress ModusToolbox IDE. ModusToolbox releases provide latest ROM patches, drivers, and sample applications allowing customized applications using the CYBT-213066-02/CYBT-213067-02 to be built quickly and efficiently. CYBT-213066-02/CYBT-213067-02 includes an onboard watchdog with a period of approximately 4 seconds. The watchdog generates an interrupt to the Firmware after 2 seconds of inactivity and resets the device after 4 seconds. Watchdog Lockout Functionality The CYBT-213066-02/CYBT-213067-02 powers up with SWD access to flash and RAM is disabled. After reset, FW checks OCF for the presence of a security lockout field. If present, FW leaves SWD Flash and RAM access disabled and also blocks any HCI commands from reading the raw contents of the RAM or Flash. This provides an effective way of protection against tampering, dumping, probing, or reverse engineering of the user application stored in the on-chip flash. The only firmware upgrade path in this scenario is secure over-the-air (OTA) update. The security field can be programmed in the factory after all programming and testing has been done. Document Number: 002-30628 Rev. **
Page 19 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 True Random Number Generator The CYBT-213066-02/CYBT-213067-02 includes a hardware TRNG (True Random Number Generator). Applications can access the random number generator via firmware APIs. Peripherals and Communication Interfaces I2C The CYBT-213066-02/CYBT-213067-02 provides a 2-pin I2C master/slave interface to communicate with I2C compatible peripherals. The following transfer clock rates are supported:
100 kHz 400 kHz 800 kHz (Not a standard I2C-compatible speed) 1 MHz (Compatibility with high-speed I2C-compatible devices is not guaranteed) The I2C compatible master is capable for doing read, write, write followed by read, and read followed by write operations where read/write can be up to 64 bytes. SCL and SDA lines can be routed to any of the configurable GPIOs (as indicated in Table ), allowing for flexible system configuration. When used as SCL/SDA the GPIOs go into open drain mode and require an external pull-up for proper operation. I2C does not support multimaster capability or flexible wait-state insertion by either master or slave devices. HCI UART Interface CYBT-213066-02/CYBT-213067-02 includes a UART interface for factory programming as well as when operating as a BT HCI device in a system with an external host. The UART physical interface is a standard, 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from 115200 bps to 3 Mbps. Typical rates are 115200, 921600, 1500000, and 3,000,000 bps although intermediate speeds are also available. Support for changing the baud rate during normal HCI UART operation is included through a vendor-specific command. The CYBT-213066-02/CYBT-213067-02 UART operates correctly with the host UART as long as the combined baud rate error of the two devices is within 5%. The UART interface CYBT-213066-02/CYBT-213067-02 has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support enhanced data rates. The interface supports the Bluetooth UART HCI (H4) specification. The default baud rate for H4 is 115.2 kbaud. During HCI Mode, the DEV_WAKE signal can be programmed to wake up the CYBT-213066-02/CYBT-213067-02 or allow the CYBT-213066-02/CYBT-213067-02 to sleep when radio activities permit. The CYBT-213066-02/CYBT-213067-02 can also wake up the host as needed or allow the host to sleep via the HOST_WAKE signal. Combined, the two signals allow the host and the CYBT-213066-02/CYBT-213067-02 to optimize system power consumption by allowing independent control of low power modes. DEV_WAKE and HOST_WAKE signals can be enabled via a vendor-specific command. The FW UART driver allows applications to select different baud rates. Peripheral UART Interface The CYBT-213066-02/CYBT-213067-02 has a second UART that may be used to interface to peripherals. Functionally, the peripheral UART is the same as the HCI UART except for 256-byte TX/RX FIFOs. The peripheral UART is accessed through the I/O ports, which can be configured individually and separately for each functional pin. The CYBT-213066-02/CYBT-213067-02 can map the peripheral UART to any GPIO. Serial Peripheral Interface The CYBT-213066-02/CYBT-213067-02 has two independent SPI interfaces. Both interfaces support single, dual, and Quad Mode SPI operations. Either interface can be a master or a slave. Each interface has a 64-byte transmit buffer and a 64-byte receive buffer. To support more flexibility for user applications, the CYBT-213066-02/CYBT-213067-02 has optional I/O ports that can be configured individually and separately for each functional pin. SPI IO voltage depends on VDDO. Document Number: 002-30628 Rev. **
Page 20 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 ADC Port The CYBT-213066-02/CYBT-213067-02 includes a - ADC designed for audio and DC measurements. The ADC can measure the voltage on 13 (CYBT-213066-02) GPIOs (P0, P1, P8, P10, P12-P15, P17, P28, P29, P32, P37) and 15 (CYBT-213067-02) GPIOs
(P0, P1, P8-P15, P17, P28, P29, P32, P37). When used for analog inputs, the GPIOs must be placed in digital input disable mode to disconnect the digital circuit from the pin and avoid leakage. The internal bandgap reference has 5% accuracy without calibration. Calibration and digital correction schemes can be applied to reduce ADC absolute error and improve measurement accuracy in Direct Current (DC) Mode. The application can access the ADC through the ADC driver included in the firmware. The following CYBT-213066-02/CYBT-213067-02 module solder pads can be used as ADC inputs:
Pad 4: P29, ADC Input Channel 10 Pad 5: P32, ADC Input Channel 7 Pad 7: P37, ADC Input Channel 2 Pad 8: P28, ADC Input Channel 11 Pad 9: P0, ADC Input Channel 29 Pad 10: P1, ADC Input Channels 28 Pad 11: P10, ADC Input Channel 25 Pad 12: P13, ADC Input Channel 22 Pad 14: P12, ADC Input Channel 23 Pad 17: P14, ADC Input Channels 21 Pad 18: P17, ADC Input Channels 18 Pad 26: P15, ADC Input Channels 20 Pad 27: P8, ADC Input Channels 27 GPIO Port Pad 15: P11 (CYBT-213067-02), ADC Input Channels 24 Pad 16: P9 (CYBT-213067-02), ADC Input Channels 26 The CYBT-213066-02 has a maximum of 18 GPIOs and the CYBT-213067-02 has a maximum of 22 GPIOs. All GPIOs support the following:
Programmable pull-up/down of approximately 45 k. Input disable mode, allowing pins to be left floating or analog signals connected without risk of leakage. Source/sink 8 mA at 3.3 V and 4 mA at 1.8 V. P26/P27/P28/P29 can sink/source 16 mA at 3.3 V and 8 mA at 1.8 V. Most peripheral functions can be assigned to any GPIO using the ModusToolbox Device Configurator. For details on the functions that are assignable via the ModusToolbox Device Configurator, refer to Table 5. The following list details the GPIOs that are available on the CYBT-213066-02/CYBT-213067-02 module:
P0-P6, P8-P15, P17, P26-P29, P32, and P37 Document Number: 002-30628 Rev. **
Page 21 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 PWM The CYBT-213066-02/CYBT-213067-02 has six internal PWMs, labeled PWM0-5. The PWM module consists of the following:
PWM configuration register shared among PWM05 (read/write). This 18-bit register is used:
Each of the six PWM channels contains the following registers:
16-bit initial value register (read/write) 16-bit toggle register (read/write) 16-bit PWM counter value register (read) To configure each PWM channel To select the clock of each PWM channel To change the phase of each PWM channel The application can access the PWM module through the FW driver. Figure 12 shows the structure of one PWM channel. Figure 12. PWM Block Diagram PDM Microphone The CYBT-213066-02/CYBT-213067-02 accepts a -based one-bit pulse density modulation (PDM) input stream and outputs filtered samples at either 8 kHz or 16 kHz sampling rates. The PDM signal derives from an external kit that can process analog microphone signals and generate digital signals. The PDM input shares the filter path with the auxADC. Two types of data rates can be supported:
8 kHz 16 kHz The external digital microphone takes in a 2.4-MHz clock generated by the CYBT-213066-02/CYBT-213067-02 and outputs a PDM signal, which is registered by the PDM interface with either the rising or falling edge of the 2.4-MHz clock selectable through a programmable control bit. The design can accommodate two simultaneous PDM input channels, so stereo voice is possible. Document Number: 002-30628 Rev. **
Page 22 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 I2S Interface The CYBT-213066-02/CYBT-213067-02 supports a single I2S digital audio port. with both master and slave modes. The I2S signals are:
I2S Clock: I2S SCK I2S Word Select: I2S WS I2S Data Out: I2S DO I2S Data In: I2S DI I2S SCK and I2S WS become outputs in master mode and inputs in slave mode, while I2S DO always stays as an output. The channel word length is 16 bits and the data is justified so that the MSN of the left-channel data is aligned with the MSB of the I2S bus, per I2S Specifications. The MSB of each data word is transmitted one bit clock cycle after the I2S WS transition, synchronous with the falling edge of bit clock. Left Channel data is transmitted when I2S WS is low, and right-channel data is transmitted when I2S WS is high. Data bits sent by the CYBT-213066-02/CYBT-213067-02 are synchronized with the falling edge of I2S SCK and should be sampled by the receiver on the rising edge of the I2S SCK. The clock rate in master mode is either one of the following:
32 kHz 32 bits per frame = 1024 kHz 32 kHz 50 bits per frame = 1600 kHz The master clock is generated from the reference clock using an N/M clock divider. In the slave mode, any clock rate is supported up to a maximum of 3.072 MHz. Note: The PCM interface shares HW with the I2S interface and only one can be used at a given time. The CYBT-213066-02/CYBT-213067-02 includes a PCM interface that can connect to linear PCM codec devices in master or slave mode. In master mode, the CYBT-213066-02/CYBT-213067-02 generates the PCM_CLK and PCM_SYNC signals. In slave mode, these signals are provided by another master on the PCM interface and are inputs to the CYBT-213066-02/CYBT-213067-02.The configuration of the PCM interface may be adjusted by the host through the use of vendor-specific HCI commands. Note: The PCM interface shares HW with the I2S interface and only one can be used at a given time. Note: Only audio source (other than SCO) use cases are supported on 20819 at this time. PCM Interface Slot Mapping The CYBT-213066-02/CYBT-213067-02 supports up to three simultaneous full-duplex channels through the PCM Interface. These three channels are time-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval is divided into as many as 16 slots. The number of slots is dependent on the selected interface rate (128 kHz, 512 kHz, or 1024 kHz). The corresponding number of slots for these interface rates is 1, 2, 4, 8, and 16, respectively. The PCM data output driver tristates its output on unused slots to allow other devices to share the same PCM interface signals. The data output driver tristates its output after the falling edge of the PCM clock during the last bit of the slot. Frame Synchronization The CYBT-213066-02/CYBT-213067-02 supports both short- and long-frame synchronization in both master and slave modes. In short frame synchronization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width and is synchronized to the rising edge of the bit clock. The PCGM slave looks for a high on the falling edge of the bit clock and expects the first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronization signal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincident with the first bit of the first slot. Data Formatting The CYBT-213066-02/CYBT-213067-02 may be configured to generate and accept several different data formats. For conventional narrow band speech mode, the CYBT-213066-02/CYBT-213067-02 uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured to support various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, a sign bit, or a programmed value on the output. The default format is 13-bit 2s complement data, left justified, and clocked MSB first. Document Number: 002-30628 Rev. **
Page 23 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 The absolute maximum ratings in the following table indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device. Electrical Characteristics
. Table 10. Silicon Absolute Maximum Ratings Requirement Parameter Maximum Junction Temperature VDDO1/VDDO2 IFVDD/PLLVDD/VCOVDD/VDDC PMUAVDD/SR_PVDD DIGLDO_VDDIN RFLDO_VDDIN MIC_AVDD Table 11. ESD/Latch-up Requirement Parameter ESD Tolerance HBM (Silicon) ESD Tolerance CDM (Silicon) Latch-up Table 12. Power Supply Specifications Min. 0.5 0.5 0.5 0.5 0.5 0.5 Min. 2000 500 Specification Nom. Specification Nom. 200 Max. TBD 3.795 1.38 3.795 1.65 1.65 3.795 Max. 2000 500 Parameter Conditions VDD input VDD Ripple VBAT Input Module Input Module Input Ripple (VDD) Internal to Module (not accessible) 1.90 PMU turn-on time VBAT is ready. Min. 1.76 Typical 3.0 3.0 Max. 3.3 100 3.3 300 Table 13. Shutdown Voltage (Brown Out) Parameter VSHUT Min. 1.5 Specification Typ. 1.56 Max. 1.7 The CYBT-213066-02/CYBT-213067-02 uses an onboard low voltage detector to shut down the device when supply voltage (VBAT) drops below the operating range. Unit C V V V V V V Unit V V mA Unit V mV V s Unit V Document Number: 002-30628 Rev. **
Page 24 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 14 provides the current consumption measurements taken at the input of LDOIN and VDDIO combined (LDOIN = VDDIO =
3.0 V). Operational Mode Conditions Typical Unit Current Consumption Table 14. Current Consumption HCI RX TX PDS ePDS HID-Off (SDS) 48 MHz with Pause 48 MHz without Pause Continuous RX Continuous TX - 0 dBm All RAM retained 32 kHz XTAL on Silicon Core Buck Regulator Table 15. Core Buck Regulator Parameter Input Supply, VBAT Output Current Output Voltage DC Range Active Mode PDS Mode Active Mode PDS Mode, 40 mV min regulation window. Active Mode, includes line and load regulation. Before trim:
After trim:
Active Mode 2.2 H 25% inductor, DCR = 114 m 20%
4.7 F 10% capacitor, Total ESR < 20 m PDS Mode Components are included on module. Output Voltage Accuracy Ripple Voltage Output Inductor, L Output Capacitor, COUT Input Capacitor, CIN Input Supply Voltage Ramp Time 0 to 3.3 V 1.3 2.55 5.9 5.8 16.5 8.7 1.75 mA A Min. 1.72 1.1 0.76 4 2 40 1.6[3]
3.0[3]
4.0[3]
40 0.94 Avg
(0.92-0.96) Typ. 3.0
< 60
< 60 1.26 3 40 2.2 4.7 10 3.3 100 70 1.4 1.4
+4
+2 V mA V
mV H F s Conditions Max. Unit Note 3. Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects. Document Number: 002-30628 Rev. **
Page 25 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Parameter Condition Min Typ Max Unit Input Supply, DIGLDO_VDDIN Min must be met for correct operation Output Voltage, DIGLDO_VDDOUT Step Range VOUT + 20 mV 1.26 1.2 0.9 1.4 1.275 Digital LDO Table 16. Digital LDO Dropout Voltage Output Current Quiescent Current Output Load Capacitor, COUT Line Regulation Load Regulation Load Step Error Leakage Current In-rush Current LDO Turn On Time PSRR RF LDO Table 17. RF LDO Accuracy after trimming At max load current DC Load At T 85 C, VIN = 1.4 V Total trace + cap ESR must be < 80 m 1.235 V VIN 1.4 V VOUT = 1.2 V, VIN = 1.26 V, 1 mA IOUT 25 mA IOUT step 1 mA 20 mA @ 1 s rise/fall, COUT = 2.2 F, VIN = 1.235 V, VOUT = 1.2 V Power down Mode, VIN = 1.4 V, Temp = 25 C Power down Mode, VIN = 1.4 V, Temp = 125 C COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V, IOUT = 20 mA COUT = 2.2 F, 1.235V VIN 1.4 V, VOUT = 1.2 V, IOUT = 20 mA f = 1 kHz f = 100 kHz Parameter Conditions Min. Typ. Max. Unit Input Supply, RFLDO_VDDIN Min must be met for correct operation Output Voltage, RFLDO_VDDOUT Step Range VOUT + 20 mV 1.26 1.2 1.1 1.4 1.275 Dropout Voltage Output Current Quiescent Current Output Load Capacitor, COUT Line Regulation Load Regulation Load Step Error Leakage Current In-rush Current LDO Turn On Time Accuracy after trimming At max load current DC Load At T 85 C, VIN = 1.4 V Total trace + cap ESR must be < 80 m 1.235 V VIN 1.4 V VOUT = 1.2 V, VIN = 1.26 V, 1 mA IOUT 25 mA IOUT step 1 mA 20 mA @ 1 s rise/fall, COUT = 2.2 F, VIN = 1.235 V, VOUT = 1.2 V Power down Mode, VIN = 1.4 V, Temp = 25 C Power down Mode, VIN = 1.4 V, Temp = 125 C COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V, IOUT = 20 mA Note 4. Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects. Document Number: 002-30628 Rev. **
Page 26 of 46 mV/V 0.44 mV/mA 25 40 2.2 5 25 20 2.2 5
+2 20 60 40 10
+24 50 2 100 120
+2 20 60 40 10
+24 50 2 100 120 V mV
mV mA A F mV nA A mA s dB dB V mV
mV mA A F mV nA A mA s mV/V 0.44 mV/mA 2 0.075 1.55[4]
24 25 13 2 0.075 1.55[4]
24 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 17. RF LDO (continued) Parameter Conditions Min. Typ. Max. Unit PSRR Noise COUT = 2.2 F, 1.235 V VIN 1.4 V, VOUT = 1.2 V, IOUT = 20 mA f = 1 kHz f = 100 kHz COUT = 2.2 F, VIN = 1.235 V, VOUT = 1.2 V, IOUT =
20 mA f = 30 kHz f = 100 kHz dB dB 80 70 nVHz nVHz Characteristics Symbol Minimum Typical Maximum Unit 25 13 VIL VIH VIL VIH VOL VOH IIL IIH IOL IOL IOH IOH CIN VDDO 0.4 V 2.4 1.4 0.8 0.4 0.4 1.0 1.0 4.0 2.0 8.0 4.0 0.4 Digital I/O Characteristics Table 18. Digital I/O Characteristics Input low voltage (VDD = 3 V) Input high voltage (VDD = 3 V) Input low voltage (VDD = 1.8 V) Input high voltage (VDD = 1.8 V) Output low voltage Output high voltage Input low current Input high current Output low current (VDD = 3 V, VOL = 0.4 V) Output low current (VDD = 3 V, VOL = 1.8 V) Output high current (VDD = 3 V, VOH = 2.6 V) Output high current (VDD = 1.8 V, VOH = 1.4 V) Input capacitance ADC Characteristics Table 19. Electrical Characteristics Current consumption Power down current ADC Core Specification ADC sampling clock Absolute error ENOB ITOT Parameter Symbol Conditions/Comments Min. Typ. Max. ADC reference voltage VREF From BG with 3% accuracy At room temperature Includes gain error, offset and distortion. Without factory calibration. Includes gain error, offset and distortion. After factory calibration. For audio application For static measurement For static measurement 12 10 1.8 0.85 12 2 1 13 1.6 3 5 2 3.6 ADC input full scale FS For audio application Document Number: 002-30628 Rev. **
Page 27 of 46 V V V V V V A A mA mA mA mA pF Unit mA A MHz V
Bit PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 19. Electrical Characteristics (continued) Parameter Symbol Conditions/Comments Min. Max. Input impedance RIN For audio application Conversion rate Signal bandwidth Startup time MIC PGA Specifications MIC PGA gain range MIC PGA gain step MIC PGA gain error PGA input referred noise Passband gain flatness MIC Bias Specifications MIC bias output voltage MIC bias loading current MIC bias noise MIC bias PSRR ADC SNR ADC THD + N GPIO input voltage GPIO source impedance[5]
For audio application For static measurement For audio application For static measurement For static measurement For audio application For static measurement 8 50 20 10 500 0 40 78 74 Typ. 16 100 DC 10 20 1 Includes part-to-part gain variation At 42 dB PGA gain A-weighted PGA and ADC, 100 Hz4 kHz 1 0.5 At 2.5-V supply 2.1 Refers to PGA input 20 Hz to 8 kHz, A-weighted at 1 kHz A-weighted 0 dB PGA gain 3 dBFS input 0 dB PGA gain Always lower than avddBAT Resistance Capacitance 8K Hz Unit kHz KW ms s dB dB dB V dB V mA V dB dB dB V k pF 1 4 3 3 42 0.5 3.6 1 10 Note 5. Conditional requirement for the measurement time of 10 s. Relaxed with longer measurement time for each GPIO input channel. Document Number: 002-30628 Rev. **
Page 28 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Chipset RF Specifications Table 20. BR/EDR - Receiver RF Specifications Table 20, Table 21, Table 22, and Table 23 apply to single-ended industrial temperatures. Unused inputs are left open. Parameter Mode and Conditions Min Typ Max Unit Receiver Section Frequency range RX sensitivity Maximum input Interference Performance GFSK, BR GFSK 0.1% BER, 1 Mbps EDR 2M EDR 3M 2402 2480 91.5[6]
94.5 88 20 C/I cochannel C/I 1 MHz adjacent channel GFSK, BR GFSK 0.1% BER[7]
GFSK, BR GFSK 0.1% BER[7]
GFSK, BR GFSK 0.1% BER[7]
C/I 2 MHz adjacent channel GFSK, BR GFSK 0.1% BER[7]
C/I 3 MHz adjacent channel GFSK, BR GFSK 0.1% BER[7]
C/I image channel C/I 1 MHz adjacent to image channel GFSK, BR GFSK 0.1% BER[7]
Out-of-Band Blocking Performance (CW)[8]
30 MHz to 2000 MHz BR GFSK 0.1% BER 2000 MHz to 2399 MHz 2498 MHz to 3000 MHz 3000 MHz to 12.75 GHz Intermodulation Performance[7]
BT, interferer signal level BR GFSK 0.1% BER BR GFSK 0.1% BER BR GFSK 0.1% BER BR GFSK 0.1% BER Spurious Emissions 30 MHz to 1 GHz 1 GHz to 12.75 GHz 10.0 27 27 10.0 MHz dBm dB dBm dB dBm 11.0 4.0 31.5 42.5 24.0 35.0 39.0 dBm 57.0 47.0 dBm Notes 6. The receiver sensitivity is measured at BER of 0.1% on the device interface with dirty TX Off. 7. Desired signal is 10 dB above the reference sensitivity level (defined as 70 dBm). 8. Desired signal is 3 dB above the reference sensitivity level (defined as 70 dBm). Document Number: 002-30628 Rev. **
Page 29 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 21. BR/EDR - Transmitter RF Specifications Parameter Min Typ Max Unit Transmitter Section Frequency range Class 2: BR TX power Class 2: EDR 2M and 3M TX power 20 dB bandwidth Adjacent Channel Power
|M N| = 2
|M N| 3 [9]
Out-of-Band Spurious Emission Initial carrier frequency tolerance 30 MHz to 1 GHz 1 GHz to 12.75 GHz 1.8 GHz to 1.9 GHz 5.15 GHz to 5.3 GHz LO Performance Frequency Drift DH1 packet DH3 packet DH5 packet Drift rate Frequency Deviation Table 22. BLE RF Specifications Frequency range RX sensitivity[10]
TX power N/A N/A Mod Char: Delta F1 average N/A Mod Char: Delta F2 max[11]
Mod Char: Ratio N/A N/A 2402 75 25 40 40 20 140 115 2402 225 99.9 0.8 5.0 0 930 1 95 4.5 255 2480 1000 20 40 36.0 30.0 47.0 47.0
+75
+25
+40
+40 20 175 2480 275 MHz dBm kHz dBm dBm kHz kHz kHz MHz Unit MHz dBm kHz
kHz/50 s Average deviation in payload (sequence used is 00001111) Maximum deviation in payload (sequence used is 10101010) Channel spacing Parameter Conditions Minimum Typical Maximum GFSK, BDR GFSK 0.1% BER 0.1% BER, 1 Mbps Notes 9. Meets SIG Specification. 10. Dirty TX is Off. 11. At least 99.9% of all delta F2 max frequency values recorded over 10 packets must be greater than 185 kHz. Document Number: 002-30628 Rev. **
Page 30 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Conditions Minimum Typical Maximum Unit 90.5 5.0 dBm Table 23. BLE2 RF Specifications Parameter RX sensitivity[12]
TX power Timing and AC Characteristics UART Timing Table 24. UART Timing Specifications In this section, use the numbers listed in the Reference column of each table to interpret the following timing diagrams. Reference Characteristics Min. Typ. Max. Unit 1 2 3 Delay time, UART_CTS_N low to UART_TXD valid. Setup time, UART_CTS_N high before midpoint of stop bit. Delay time, midpoint of stop bit to UART_RTS_N high. 1.50 0.67 1.33 Bit periods Bit periods Bit periods Figure 13. UART Timing Note 12. 255 byte packet. Document Number: 002-30628 Rev. **
Page 31 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 SPI Timing The SPI interface can be clocked up to 24 MHz. Table 25 and Figure 14 show the timing requirements when operating in SPI Mode 0 and 2. Table 25. SPI Mode 0 and 2 Reference Characteristics 1 2 3 Time from master assert SPI_CSN to first clock edge Setup time for MOSI data lines Idle time between subsequent SPI transactions Min. 45 6 1 SCK Max. Unit SCK ns Figure 14. SPI Timing, Mode 0 and 2 Document Number: 002-30628 Rev. **
Page 32 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Table 26 and Figure 15 show the timing requirements when operating in SPI Mode 1 and 3. Table 26. SPI Mode 1 and 3 Reference Characteristics 1 2 3 Time from master assert SPI_CSN to first clock edge Setup time for MOSI data lines Idle time between subsequent SPI transactions Min. 45 6 1 SCK Max. Unit SCK ns Figure 15. SPI Timing, Mode 1 and 3 Document Number: 002-30628 Rev. **
Page 33 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 I2C Compatible Interface Timing The specifications in Table 26 references Figure . Table 27. I2C Interface Timing Specifications (up to 1 MHz) Reference Characteristics Minimum Maximum Unit 1 2 3 4 5 6 7 8 9 10 Clock frequency START condition setup time START condition hold time Clock low time Clock high time Data input hold time[13]
Data input setup time STOP condition setup time Output valid from clock Bus free time[14]
Figure 16. I2C Interface Timing Diagram kHz ns 100 400 800 1000 400 650 280 650 280 0 100 280 650 Notes 13. As a transmitter, 125 ns of delay is provided to bridge the undefined region of the falling edge of SCL to avoid unintended generation of START or STOP conditions. 14. Time that the CBUS must be free before a new transaction can start. Document Number: 002-30628 Rev. **
Page 34 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 I2S Interface Timing I2S timing is shown below in Table 28, Figure 17, and Figure 18. Table 28. Timing for I2S Transmitters and Receivers Clock Period T HIGH tHC LOWtLC HIGH tHC LOW tLC Rise time tRC Delay tdtr Hold time thtr Setup time tsr Hold time thr Transmitter Receiver Lower LImit Upper Limit Lower Limit Upper Limit Notes Min Max Min Ttr Max Min Max Min Tr Max Master Mode: Clock generated by transmitter or receiver 0.35Ttr 0.35Ttr Slave Mode: Clock accepted by transmitter or receiver 0.35Ttr 0.35Ttr 0 0.35Ttr 0.35Ttr 0.15Ttr Transmitter 0.8T Receiver 0.2Ttr 0.2Ttr 0.35Ttr 0.35Ttr
[15]
[16]
[16]
[15]
[15]
[16]
[17]
[16]
[18]
[18]
Notes 15. The system clock period T must be greater than Ttr and Tr because both the transmitter and receiver have to be able to handle the data transfer rate. 16. At all data rates in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason, tHC and tLC are specified with 17. In slave mode, the transmitter and receiver need a clock signal with minimum HIGH and LOW periods so that they can detect the signal. So long as the minimum periods are greater than 0.35Tr, any clock that meets the requirements can be used. 18. Because the delay (tdtr) and the maximum transmitter speed (defined by Ttr) are related, a fast transmitter driven by a slow clock edge can result in tdtr not exceeding tRC which means thtr becomes zero or negative. Therefore, the transmitter has to guarantee that thtr is greater than or equal to zero, so long as the clock rise-time tRC is not more than tRCmax, where tRCmax is not less than 0.15Ttr. 19. To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient respect to T. setup time. 20. The data setup and hold time must not be less than the specified receiver setup and hold time. Document Number: 002-30628 Rev. **
Page 35 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Figure 17. I2S Transmitter Timing Figure 18. I2S Receiver Timing Document Number: 002-30628 Rev. **
Page 36 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 This Cypress BLE module is produced in compliance with the Restriction of Hazardous Substances (RoHS) and Halogen-Free (HF) directives. The Cypress module and components used to produce this module are RoHS and HF compliant. The CYBT-213066-02/CYBT-213067-02 module is certified under the following RF certification standards:
Environmental Specifications Environmental Compliance RF Certification FCC: WAP3066 ISED: 7922A-3066 MIC: TBD CE Safety Certification CSA TUV Environmental Conditions The CYBT-213066-02/CYBT-213067-02 module complies with the following safety regulations:
Underwriters Laboratories, Inc. (UL): Filing E331901 Table 29 describes the operating and storage conditions for the Cypress Bluetooth module. Table 29. Environmental Conditions for CYBT-213066-02/CYBT-213067-02 Description Minimum Specification Maximum Specification Operating temperature Operating humidity (relative, non-condensation) Thermal ramp rate Storage temperature Storage temperature and humidity ESD: Module integrated into system Components[21]
ESD and EMI Protection 30 C 5%
40 C 85 C 85%
85 C 10 C/minute 85 C at 85%
15 kV Air 2.0 kV Contact Exposed components require special attention to ESD and electromagnetic interference (EMI). A grounded conductive layer inside the device enclosure is suggested for EMI and ESD performance. Any openings in the enclosure near the module should be surrounded by a grounded conductive layer to provide ESD protection and a low-impedance path to ground. Device Handling: Proper ESD protocol must be followed in manufacturing to ensure component reliability. Note 21. This does not apply to the RF pins (ANT). Document Number: 002-30628 Rev. **
Page 37 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Regulatory Information FCC FCC NOTICE:
The device CYBT-213066-02/CYBT-213067-02 complies with Part 15 of the FCC Rules. The device meets the requirements for modular transmitter approval as detailed in FCC public Notice DA00-1407.transmitter Operation is subject to the following two condi-
tions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation. CAUTION:
The FCC requires the user to be notified that any changes or modifications made to this device that are not expressly approved by Cypress Semiconductor may void the user's authority to operate the equipment. This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:
Reorient or relocate the receiving antenna. Increase the separation between the equipment and receiver. Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. Consult the dealer or an experienced radio/TV technician for help LABELING REQUIREMENTS:
The Original Equipment Manufacturer (OEM) must ensure that FCC labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor FCC identifier for this product as well as the FCC Notice above. The FCC identifier is FCC ID: WAP3066. In any case the end product must be labeled exterior with Contains FCC ID: WAP3066. This device is tested with a standard SMA connector and with the antenna listed in Table 7 on page 14. When integrated in the OEMs product, this fixed antenna requires installation preventing end-users from replacing them with non-approved antennas. Any antenna not in Table 7 on page 14 must be tested to comply with FCC Section 15.203 for unique antenna connectors and Section 15.247 for emissions. ANTENNA WARNING:
RF EXPOSURE:
To comply with FCC RF Exposure requirements, the Original Equipment Manufacturer (OEM) must ensure to install the approved antenna in the previous. The preceding statement must be included as a CAUTION statement in manuals, for products operating with the approved antenna in Table 7 on page 14, to alert users on FCC RF Exposure compliance. Any notification to the end user of installation or removal instructions about the integrated radio module is not allowed. The radiated output power of CYBT-213066-02/CYBT-213067-02 with the integrated PCB trace antenna (FCC ID: WAP3066) is far below the FCC radio frequency exposure limits. Nevertheless, use CYBT-213066-02/CYBT-213067-02 in such a manner that minimizes the potential for human contact during normal operation. End users may not be provided with the module installation instructions. OEM integrators and end users must be provided with transmitter operating conditions for satisfying RF exposure compliance. Document Number: 002-30628 Rev. **
Page 38 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 ISED License: IC: 7922A-3066 Innovation, Science and Economic Development (ISED) Canada Certification CYBT-213066-02/CYBT-213067-02 is licensed to meet the regulatory requirements of Innovation, Science and Economic Devel-
opment (ISED) Canada. Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and ensure compliance for SAR and/or RF exposure limits. Users can obtain Canadian information on RF exposure and compliance from www.ic.gc.ca. This device has been designed to operate with the antenna listed in Table 7 on page 14, having a maximum gain of -0.5 dBi. Antennas not included in Table 7 on page 14 or having a gain greater than -0.5 dBi are strictly prohibited for use with this device. The required antenna impedance is 50 ohms. The antenna used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter. ISED NOTICE:
The device CYBT-213066-02/CYBT-213067-02 including the built-in trace antenna complies with Canada RSS-GEN Rules. The device meets the requirements for modular transmitter approval as detailed in RSS-GEN. Operation is subject to the following two conditions: (1) This device may not cause harmful interference, and (2) This device must accept any interference received, including interference that may cause undesired operation. L'appareil CYBT-213066-02/CYBT-213067-02, y compris l'antenne intgre, est conforme aux Rgles RSS-GEN de Canada. L'appareil rpond aux exigences d'approbation de l'metteur modulaire tel que dcrit dans RSS-GEN. L'opration est soumise aux deux conditions suivantes: (1) Cet appareil ne doit pas causer d'interfrences nuisibles, et (2) Cet appareil doit accepter toute interfrence reue, y compris les interfrences pouvant entraner un fonctionnement indsirable. ISED INTERFERENCE STATEMENT FOR CANADA This device complies with Innovation, Science and Economic Development (ISED) Canada licence-exempt RSS standard(s). Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept any interference, including interference that may cause undesired operation of the device. Cet appareil est conforme la norme sur l'innovation, la science et le dveloppement conomique (ISED) norme RSS exempte de licence. L'exploitation est autorise aux deux conditions suivantes : (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateur de l'appareil doit accepter tout brouillage radiolectrique subi, mme si le brouillage est susceptible d'en compromettre le fonctionnement. ISED RADIATION EXPOSURE STATEMENT FOR CANADA This equipment complies with ISED radiation exposure limits set forth for an uncontrolled environment. Cet quipement est conforme aux limites d'exposition aux radiations ISED prvues pour un environnement incontrl. LABELING REQUIREMENTS:
The Original Equipment Manufacturer (OEM) must ensure that ISED labelling requirements are met. This includes a clearly visible label on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor IC identifier for this product as well as the ISED Notices above. The IC identifier is 7922A-3066. In any case, the end product must be labeled in its exterior with "Contains IC: 7922A-3066". Le fabricant d'quipement d'origine (OEM) doit s'assurer que les exigences d'tiquetage ISED sont respectes. Cela comprend une tiquette clairement visible l'extrieur de l'enceinte OEM spcifiant l'identifiant Cypress Semiconductor IC appropri pour ce produit ainsi que l'avis ISED ci-dessus. L'identificateur IC est 7922A-3066. En tout cas, le produit final doit tre tiquet dans son extrieur avec "Contient IC: 7922A-3066". Document Number: 002-30628 Rev. **
Page 39 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 European Declaration of Conformity Hereby, Cypress Semiconductor declares that the Bluetooth module CYBT-213066-02/CYBT-213067-02 complies with the essential requirements and other relevant provisions of Directive 2014. As a result of the conformity assessment procedure described in Annex III of the Directive 2014, the end-customer equipment should be labeled as follows:
All versions of the CYBT-213066-02/CYBT-213067-02 in the specified reference design can be used in the following countries: Austria, Belgium, Cyprus, Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, Poland, Portugal, Slovakia, Slovenia, Spain, Sweden, The Netherlands, the United Kingdom, Switzerland, and Norway. MIC Japan CYBT-213066-02/CYBT-213067-02 is certified as a module with certification number TBD. End products that integrate CYBT-213066-02/CYBT-213067-02 do not need additional MIC Japan certification for the end product. End product can display the certification label of the embedded module. Model Name: EZ-BT WICED Module Part Number: CYBT-213066-02, CYBT-213067-02 Manufactured by Cypress Semiconductor. TBD Document Number: 002-30628 Rev. **
Page 40 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Packaging Table 30. Solder Reflow Peak Temperature Module Part Number Package Maximum Peak Temperature Maximum Time at Peak Temperature No. of Cycles CYBT-213066-02 35-pad SMT 260 C 30 seconds 2 CYBT-213067-02 Module Part Number CYBT-213066-02 CYBT-213067-02 Table 31. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2 Package 35-pad SMT MSL MSL 3 The CYBT-213066-02/CYBT-213067-02 is offered in tape and reel packaging. Figure 19 details the tape dimensions used for the CYBT-213066-02/CYBT-213067-02. Figure 19. CYBT-213066-02/CYBT-213067-02 Tape Dimensions Figure 20 details the orientation of the CYBT-213066-02/CYBT-213067-02 in the tape as well as the direction for unreeling. Figure 20. Component Orientation in Tape and Unreeling Direction Document Number: 002-30628 Rev. **
Page 41 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Figure 21 details reel dimensions used for the CYBT-213066-02/CYBT-213067-02. Figure 21. Reel Dimensions The CYBT-213066-02/CYBT-213067-02 is designed to be used with pick-and-place equipment in an SMT manufacturing environment. The center-of-mass for the CYBT-213066-02/CYBT-213067-02 is detailed in Figure 22. Figure 22. CYBT-213066-02/CYBT-213067-02 Center of Mass Document Number: 002-30628 Rev. **
Page 42 of 46 Top View (Seen from Top) PRELIMINARY CYBT-213066-02 CYBT-213067-02 Ordering Information Table 32. Ordering Information Ordering Part Number Max CPU Speed
(MHz) Flash Size
(KB) RAM Size
(KB) Table 32 lists the CYBT-213066-02/CYBT-213067-02 part number and features. Table 32 also lists the target program for the respective module ordering codes. Table 33 lists the reel shipment quantities for the CYBT-213066-02/CYBT-213067-02. UART I2C SPI I2S PCM PWM GPIOs Package Packaging ADC Inputs CYBT-213066-02 CYBT-213067-02 96 96 256 256 176 176 Yes Yes Yes Yes Yes Yes Yes Yes Yes Yes 6 6 13 15 18 22 35-SMT Tape and Reel 35-SMT Tape and Reel Table 33. Tape and Reel Package Quantity and Minimum Order Amount Minimum Reel Quantity Maximum Reel Quantity Comments Description Reel Quantity Minimum Order Quantity (MOQ) Order Increment (OI) 500 500 500 500 Ships in 500 unit reel quantities. The CYBT-213066-02/CYBT-213067-02 is offered in tape and reel packaging. The CYBT-213066-02/CYBT-213067-02 ships in a reel size of 500 units. For additional information and a complete list of Cypress Semiconductor Bluetooth products, contact your local Cypress sales representative. To locate the nearest Cypress office, visit our website. U.S. Cypress Headquarters Address U.S. Cypress Headquarter Contact Info Cypress website address 198 Champion Court, San Jose, CA 95134
(408) 943-2600 http://www.cypress.com Document Number: 002-30628 Rev. **
Page 43 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Acronyms Document Conventions Table 34. Acronyms Used in this Document Units of Measure Acronym Description Table 35. Units of Measure BLE Bluetooth Low Energy Bluetooth SIG Bluetooth Special Interest Group Symbol Unit of Measure European Conformity Canadian Standards Association electromagnetic interference electrostatic discharge Federal Communications Commission general-purpose input/output Innovation, Science and Economic Devel-
opment (Canada) integrated design environment Korea Certification Ministry of Internal Affairs and Communications
(Japan) printed circuit board receive qualification design ID C dB dBi dBm kV mA mm mV A m MHz GHz V degree Celsius decibel decibels relative to isotropic decibel-milliwatts kilovolt milliamperes millimeters millivolt microamperes micrometers megahertz gigahertz volt surface-mount technology; a method for producing electronic circuitry in which the components are placed directly onto the surface of PCBs TCPWM timer, counter, pulse width modulator (PWM) Germany: Technischer berwachungs-Verein
(Technical Inspection Association) transmit CE CSA EMI ESD FCC GPIO ISED IDE KC MIC PCB RX QDID SMT TUV TX Document Number: 002-30628 Rev. **
Page 44 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Document History Page Document Title: CYBT-213066-02, CYBT-213067-02, EZ-BT Module Document Number: 002-30628 Revision ECN Submission Date
6900687 06/18/2020 Initial release. Description of Change Document Number: 002-30628 Rev. **
Page 45 of 46 PRELIMINARY CYBT-213066-02 CYBT-213067-02 Cypress maintains a worldwide network of offices, solution centers, manufacturers representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. PSoC Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU Cypress Developer Community Community | Code Examples | Projects | Video | Blogs |
Training | Components Technical Support cypress.com/support Sales, Solutions, and Legal Information Worldwide Sales and Design Support Products Arm Cortex Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Memory Microcontrollers PSoC Power Management ICs Touch Sensing USB Controllers cypress.com/arm cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory cypress.com/mcu cypress.com/psoc cypress.com/pmic cypress.com/touch cypress.com/usb Wireless Connectivity cypress.com/wireless Cypress Semiconductor Corporation, 2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries (Cypress). This document, including any software or firmware included or referenced in this document (Software), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, Security Breach). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. High-Risk Device means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. Critical Component means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any use of a Cypress product as a Critical Component in a High-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and assigns harmless from and against all claims, costs, damages, and expenses, arising out of any claim, including claims for product liability, personal injury or death, or property damage arising from any use of a Cypress product as a Critical Component in a High-Risk Device. Cypress products are not intended or authorized for use as a Critical Component in any High-Risk Device except to the limited extent that (i) Cypress's published data sheet for the product explicitly states Cypress has qualified the product for use in a specific High-Risk Device, or (ii) Cypress has given you advance written authorization to use the product as a Critical Component in the specific High-Risk Device and you have signed a separate indemnification agreement. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-30628 Rev. **
Revised June 18, 2020 Page 46 of 46
1 2 | Declaration of authorization | Cover Letter(s) | 141.32 KiB | June 23 2020 / June 24 2020 |
Cypress Semiconductor 198 Champion Court San Jose, CA 95134 United States Cypress Semiconductor USA We Name:
Address:
Country:
Declare that:
Agent Company name:
Address:
City:
Country is authorized to apply for Certification of the following product(s):
EZ-BT WICED Module Product description:
Type designation: CYBT-213066-02, CYBT-213067-02 Trademark:
Cypress FCC ID: WAP3066 IC ID 7922A-3066 DEKRA Testing and Certification (Suzhou) Co., Ltd. No.99 Hongye Rd., Suzhou Industrial Park , Suzhou China on our behalf. Date:
Name:
Function:
2020-06-04 Xuejiao Zhang System Engineer Signature:
Notes:
Required for FCC & IC application
1 2 | Difference Description | Cover Letter(s) | 170.67 KiB | June 23 2020 / June 24 2020 |
Model CYBT-213067-02 is identical to Model CYBT-213066-02 except for whether there is a flash memory inside. Details see table below. CYBT-213066-02 CYBT-213067-02 IC CYW20819 CYW20819 Flash Y N
1 2 | FCC Attestation | Cover Letter(s) | 120.52 KiB | June 23 2020 / June 24 2020 |
Cypress Semiconductor Date: 2020-06-04 Federal Communications Commission Authorization and Evaluation Division FCC ID: WAP3066 ATTESTATION FCC ID: WAP3066 Product: EZ-BT WICED Module Model: CYBT-213066-02, CYBT-213067-02 We don't provide any controls or software to allow operation outside the USA frequency band when we sell this product in USA. Sincerely, __________________ Xuejiao Zhang / xjzh@cypress.com Cypress Semiconductor
1 2 | FCC Authorization letter | Cover Letter(s) | 51.25 KiB | June 23 2020 / June 24 2020 |
to application IC: 7922A-3066 for equipment authorization before Date: 6/5/2020 Authorization letter for equipment authorization before FCC and/or IC Canada, Re: FCC ID: WAP3066 To whom it may concern:
Please be advised that Cypress Semiconductor Corporation authorizes Xuejiao Zhang of Cypress Semiconductor Technology (shanghai) co. ltd., to act on our behalf on all matters relating federal communication Commission and Industry Canada, including signing of documents related to these matters. Cypress Semiconductor Corporation, certifies that neither the applicant nor any party to this application, as defined in 47CFR Ch.1.2002 (b), is subjected to denial to federal benefits that includes FCC benefits, pursuant to section 5301 of anti-drug abuse act of 1998, 21 U.S.C.835
(a). Sincerely David Solda Business Unit Vice President Cypress Semiconductor Corporation Phone: (408)943-2600 1639 Email: dso@cypress.com the Cypress Semiconductor 198 Champion Court, San Jose, CA, USA, 95134
1 2 | FCC Confidentiality long short Term Letter | Cover Letter(s) | 237.47 KiB | June 23 2020 / June 24 2020 |
Cypress Semiconductor Pursuant to Sections 0.457 and 0.459 of the Commissions Rules, the Applicant hereby requests confidential treatment of information accompanying this The above materials contain trade secrets and proprietary information not customarily released to the public. The public disclosure of these matters might be harmful to the Applicant and provide unjustified benefits to its competitors. The Applicant understands that pursuant to Rule 0.457, disclosure of this Application and all accompanying documentation will not be made before the date of the Grant Date2020-06-04 Federal Communications Commission Authorization and Evaluation Division FCC ID: WAP3066 Confidentiality Request Application as outlined below:
Schematics Block Diagram Operational Description 1 2 3 for this application. Sincerely, Xuejiao Zhang / xjzh@cypress.com Cypress Semiconductor
1 2 | FCC Modular Approval Request | Cover Letter(s) | 271.35 KiB | June 23 2020 / June 24 2020 |
RF_734_02 04 April 16 Modular Approval Request FCC (KDB 996369 D01 & Part 15.212) FCC ID: WAP3066 Items to be covered by Single modular transmitters. 1. The modular transmitter must have its own RF shielding. Answer from applicant YES 5. The modular transmitter must be tested in a stand-alone configuration, i.e., the YES The module contains a metal shield which covers all RF components and circuitry. The shield is located on the top of the board next to antenna connector 2. The modular transmitter must have buffered modulation/data inputs (if such inputs are provided) to ensure that the module will comply with Part 15 requirements under conditions of excessive data rates or over-modulation. Data to the modulation circuit is buffered as described in the operational description provided with the application 3. The modular transmitter must have its own power supply regulation. The module contains its own power supply regulation. Please refer to schematic filed with this application 4. The modular transmitter must comply with the antenna requirements of Section 15.203 and 15.204(b)(c). The antenna must either be permanently attached or employ a unique antenna coupler (at all connections between the module and the antenna, including the cable). The module connects to its antenna using an UFL connector which is considered a non-
standard connector. A list of antennas tested and approved with this device may be found in users manual provided with the application module must not be inside another device during testing. This is intended to demonstrate that the module is capable of complying with Part 15 emission limits regardless of the device into which it is eventually installed. The module was tested stand-alone as shown in test setup photographs filed with this application 6. The modular transmitter must be equipped with either a permanently affixed label or must be capable of electronically displaying its FCC identification number in accordance with 15.212 (a)(1)(vi)(A) / (B). There is a label on the module as shown in the labeling exhibit filed with this application. Host specific labeling instructions are shown in the installation manual
.filed with this application. 7. The modular transmitter must comply with any specific rule or operating requirements applicable to the transmitter and the manufacturer must provide adequate instructions along with the module to explain any such requirements. A copy of these instructions must be included in the application for equipment authorization. For example, there are very strict operational and timing requirements that must be met before a transmitter is authorized for operation under Section 15.231. For instance, data transmission is prohibited, except for operation under Section 15.231(e), in which case there are separate field strength level and timing requirements. Compliance with these requirements must be assured. The module complies with FCC Part 15C requirements. Instructions to the OEM installer are provided in the installation manual filed with this application. The modular transmitter must comply with any applicable RF exposure requirements. For example, FCC Rules in Sections 1.1310, 2.1091, 2.1093, and specific Sections of Part 15, including 15.319(i), 15.407(f), 15.253(f) and 15.255(g), require that Unlicensed PCS, UNII and millimeter wave devices perform routine environmental evaluation for RF Exposure to demonstrate compliance. In addition, spread spectrum transmitters operating under Section 15.247 are required to address RF Exposure compliance. Modular transmitters approved under other Sections of Part 15, when necessary, may also need to address certain RF Exposure concerns, typically by providing specific 8. YES YES YES YES YES YES RF_734_02 04 April 16 installation and operating instructions for users, installers and other interested parties to ensure compliance. The module meets Portable exclusion levels as shown in the RF exposure information filed with this application Answer from applicant Items to be covered by Split modular transmitters. 1. The modular transmitter must comply with all requirements of a single modular transmitter except for items (1) & (5) of the above single modular approval requirements. 2. Only the radio front end must be shielded. The physical crystal and tuning capacitors may be located external to the shielded radio elements. The interface between the split sections of the modular system must be digital with a minimum signalling amplitude of 150 mV peak-to-peak. 3. Control information and other data may be exchanged between the transmitter control elements and radio front end. 4. The sections of a split modular transmitter must be tested installed in a host device(s) similar to that which is representative of the platform(s) intended for use. 5. Manufacturers must ensure that only transmitter control elements and radio front end components that have been approved together are capable of operating together. The transmitter module must not operate unless it has verified that the installed transmitter control elements and radio front end have been authorized together. Manufacturers may use means including, but not limited to, coding in hardware and electronic signatures in software to meet these requirements, and must describe the methods in their application for equipment authorization. Note: A limited modular approval (LMA) may be granted for single or split modular transmitters that comply partially with the requirements above. Name and surname of applicant (or authorized representative): ___ Xuejiao Zhang __ Date: __2020/06/04______ Signature:
1 2 | Declaration of Conformity FCC subpart 15B | Cover Letter(s) | 37.39 KiB | June 23 2020 / June 24 2020 |
FCC FEDERAL COMMUNICATIONS COMMISSION DECLARATION OF CONFORMITY (DoC) Equipment: EZ-BT WICED Module Trademark(s) and Model(s): CYBT-213066-02, CYBT-213067-02 Manufacturer: Cypress Semiconductor FCC ID in case other parts of this WAP3066 equipment are subject to certification:
This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:
(1)
(2) this device may not cause harmful interference, and this device must accept any interference received, including interference that may cause undesired operation. The following test reports are subject to this declaration:
Test report number:
2040805R-IT-US-P01V01 Issue date:
2020/05/20 The following manufacturer/importer/entity (located in the USA) is responsible for this declaration:
Company name: Cypress Semiconductor Name/Title (legal representative): Xuejiao Zhang Address: 198 Champion Court San Jose, CA 95134 United States Phone: +86-21-61622600-7062647 Fax:
E-mail: xjzh@cypress.com Date: 2020.06.04 Signature:
frequency | equipment class | purpose | ||
---|---|---|---|---|
1 | 2020-06-24 | 2402 ~ 2480 | DTS - Digital Transmission System | Original Equipment |
2 | 2402 ~ 2480 | DSS - Part 15 Spread Spectrum Transmitter |
app s | Applicant Information | |||||
---|---|---|---|---|---|---|
1 2 | Effective |
2020-06-24
|
||||
1 2 | Applicant's complete, legal business name |
Cypress Semiconductor
|
||||
1 2 | FCC Registration Number (FRN) |
0017759150
|
||||
1 2 | Physical Address |
198 Champion Court
|
||||
1 2 |
San Jose, CA
|
|||||
1 2 |
United States
|
|||||
app s | TCB Information | |||||
1 2 | TCB Application Email Address |
c******@telefication.com
|
||||
1 2 | TCB Scope |
A4: UNII devices & low power transmitters using spread spectrum techniques
|
||||
app s | FCC ID | |||||
1 2 | Grantee Code |
WAP
|
||||
1 2 | Equipment Product Code |
3066
|
||||
app s | Person at the applicant's address to receive grant or for contact | |||||
1 2 | Name |
D****** S****
|
||||
1 2 | Title |
Sr. Business Unit Director
|
||||
1 2 | Telephone Number |
408-5********
|
||||
1 2 | Fax Number |
408-5********
|
||||
1 2 |
d******@cypress.com
|
|||||
app s | Technical Contact | |||||
1 2 | Firm Name |
DEKRA Testing and Certification (Suzhou) Co., Ltd.
|
||||
1 2 | Name |
J**** X******
|
||||
1 2 | Physical Address |
No.99 Hongye RD.Suzhou Industrial Park, Suzhou
|
||||
1 2 |
China
|
|||||
1 2 | Telephone Number |
0512-********
|
||||
1 2 | Fax Number |
0512-********
|
||||
1 2 |
j******@dekra.com
|
|||||
app s | Non Technical Contact | |||||
1 2 | Firm Name |
DEKRA Testing and Certification (Suzhou) Co., Ltd.
|
||||
1 2 | Name |
R******** H********
|
||||
1 2 | Physical Address |
No.99 Hongye RD.Suzhou Industrial Park, Suzhou
|
||||
1 2 |
China
|
|||||
1 2 |
r******@dekra.com
|
|||||
app s | Confidentiality (long or short term) | |||||
1 2 | Does this application include a request for confidentiality for any portion(s) of the data contained in this application pursuant to 47 CFR § 0.459 of the Commission Rules?: | Yes | ||||
1 2 | Long-Term Confidentiality Does this application include a request for confidentiality for any portion(s) of the data contained in this application pursuant to 47 CFR § 0.459 of the Commission Rules?: | No | ||||
if no date is supplied, the release date will be set to 45 calendar days past the date of grant. | ||||||
app s | Cognitive Radio & Software Defined Radio, Class, etc | |||||
1 2 | Is this application for software defined/cognitive radio authorization? | No | ||||
1 2 | Equipment Class | DTS - Digital Transmission System | ||||
1 2 | DSS - Part 15 Spread Spectrum Transmitter | |||||
1 2 | Description of product as it is marketed: (NOTE: This text will appear below the equipment class on the grant) | EZ-BT WICED Module | ||||
1 2 | Related OET KnowledgeDataBase Inquiry: Is there a KDB inquiry associated with this application? | No | ||||
1 2 | Modular Equipment Type | Single Modular Approval | ||||
1 2 | Purpose / Application is for | Original Equipment | ||||
1 2 | Composite Equipment: Is the equipment in this application a composite device subject to an additional equipment authorization? | Yes | ||||
1 2 | Related Equipment: Is the equipment in this application part of a system that operates with, or is marketed with, another device that requires an equipment authorization? | No | ||||
1 2 | Grant Comments | Modular Approval. Power output listed is conducted. This grant is valid only when the module is sold to OEM integrators and must be installed by the OEM or OEM integrators. The antenna(s) used for this transmitter must not be co-located or operating in conjunction with any other antenna or transmitter. End users must be provided with specific operating instructions for satisfying RF exposure compliance. | ||||
1 2 | Is there an equipment authorization waiver associated with this application? | No | ||||
1 2 | If there is an equipment authorization waiver associated with this application, has the associated waiver been approved and all information uploaded? | No | ||||
app s | Test Firm Name and Contact Information | |||||
1 2 | Firm Name |
DEKRA Testing and Certification (Suzhou) Co., Ltd.
|
||||
1 2 | Name |
J******** X****
|
||||
1 2 | Telephone Number |
86 51********
|
||||
1 2 |
j******@dekra.com
|
|||||
Equipment Specifications | |||||||||||||||||||||||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Line | Rule Parts | Grant Notes | Lower Frequency | Upper Frequency | Power Output | Tolerance | Emission Designator | Microprocessor Number | |||||||||||||||||||||||||||||||||
1 | 1 | 15C | 2402.00000000 | 2480.00000000 | 0.0024000 | ||||||||||||||||||||||||||||||||||||
Line | Rule Parts | Grant Notes | Lower Frequency | Upper Frequency | Power Output | Tolerance | Emission Designator | Microprocessor Number | |||||||||||||||||||||||||||||||||
2 | 1 | 15C | 2402.00000000 | 2480.00000000 | 0.0026000 |
some individual PII (Personally Identifiable Information) available on the public forms may be redacted, original source may include additional details
This product uses the FCC Data API but is not endorsed or certified by the FCC